New schemes in clustered VLIW processors applied to turbo decoding

被引:6
|
作者
Ituero, Pablo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, ETSI Telecomunicac, Ciudade Univ S-N, E-28040 Madrid, Spain
来源
IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASAP.2006.48
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State-of-the-art communication standards make extensive use of Turbo codes. The complex and power consuming designs that currently implement the turbo decoder expose the need for innovative solutions. In recent years the area of application specific processors has attracted the attention of the research community and important advances have been made possible. This work introduces an ASIP architecture for SISO Turbo decoding based on a dual-clustered VLIW processor The machine deals with instructions of up to 21 operands in an innovative way, the fetching and asserting of data is serialized and the addressing is automatized and transparent for the programmer An optimized architecture is achieved, flexible enough to comply with leading edge standards and adaptable to demanding hardware constraints.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
  • [11] Inter-cluster communication models for clustered VLIW processors
    Terechko, A
    Le Thenaff, E
    Garg, M
    van Eijndhoven, J
    Corporaal, H
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 354 - 364
  • [12] Fault Injection Analysis of Transient Faults in Clustered VLIW Processors
    Sterpone, L.
    Sabena, D.
    Campagna, S.
    Reorda, M. Sonza
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 207 - 212
  • [13] An effective software pipelining algorithm for clustered embedded VLIW processors
    Akturan, C
    Jacome, MF
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 7 (1-2) : 113 - 136
  • [14] Instruction scheduling with k-successor tree for clustered VLIW processors
    Zhang, Xuemeng
    Wu, Hui
    Xue, Jingling
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2013, 17 (02) : 439 - 458
  • [15] A graph matching based integrated scheduling framework for clustered VLIW processors
    Nagpal, R
    Srikant, YN
    2004 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOPS, PROCEEDINGS, 2004, : 530 - 537
  • [16] Performance and power evaluation of clustered VLIW processors with wide functional units
    Pericàs, M
    Ayguadé, E
    Zalamea, J
    Llosa, J
    Valero, M
    COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2004, 3133 : 88 - 97
  • [17] Clustered loop buffer organization for low energy VLIW embedded processors
    Jayapala, M
    Barat, F
    Vander Aa, T
    Catthoor, F
    Corporaal, H
    Deconinck, G
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (06) : 672 - 683
  • [18] Instruction scheduling with k-successor tree for clustered VLIW processors
    Xuemeng Zhang
    Hui Wu
    Jingling Xue
    Design Automation for Embedded Systems, 2013, 17 : 439 - 458
  • [19] Further specialization of clustered VLIW processors:: A MAP decoder for software defined radio
    Ituero, Pablo
    Lopez-Vallejo, Marisa
    ETRI JOURNAL, 2008, 30 (01) : 113 - 128
  • [20] PALF: compiler supports for irregular register files in clustered VLIW DSP processors
    Lin, Yung-Chia
    You, Yi-Ping
    Lee, Jenq-Kuen
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2007, 19 (18) : 2391 - 2406