New schemes in clustered VLIW processors applied to turbo decoding

被引:6
|
作者
Ituero, Pablo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, ETSI Telecomunicac, Ciudade Univ S-N, E-28040 Madrid, Spain
来源
IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASAP.2006.48
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State-of-the-art communication standards make extensive use of Turbo codes. The complex and power consuming designs that currently implement the turbo decoder expose the need for innovative solutions. In recent years the area of application specific processors has attracted the attention of the research community and important advances have been made possible. This work introduces an ASIP architecture for SISO Turbo decoding based on a dual-clustered VLIW processor The machine deals with instructions of up to 21 operands in an innovative way, the fetching and asserting of data is serialized and the addressing is automatized and transparent for the programmer An optimized architecture is achieved, flexible enough to comply with leading edge standards and adaptable to demanding hardware constraints.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
  • [1] Merge logic for clustered multithreaded VLIW processors
    Gupta, Manoj
    Sanchez, Fermin
    Llosa, Josep
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 353 - 360
  • [2] Evaluation of speed and area of clustered VLIW processors
    Terechko, A
    Garg, M
    Corporaal, H
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 557 - 563
  • [3] CSMT: Simultaneous Multithreading for Clustered VLIW Processors
    Gupta, Manoj
    Sanchez, Fermin
    Llosa, Josep
    IEEE TRANSACTIONS ON COMPUTERS, 2010, 59 (03) : 385 - 399
  • [4] Distributed data cache designs for clustered VLIW processors
    Gibert, E
    Sánchez, J
    González, A
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (10) : 1227 - 1241
  • [5] An Efficient Heuristic for Instruction Scheduling on Clustered VLIW Processors
    Zhang, Xuemeng
    Wu, Hui
    Xue, Jingling
    PROCEEDINGS OF THE PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURES AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES '11), 2011, : 35 - 44
  • [6] Compiler-assisted energy optimization for clustered VLIW processors
    Nagpal, Rahul
    Srikant, Y. N.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (08) : 944 - 959
  • [7] Lifetime Holes Aware Register Allocation for Clustered VLIW Processors
    Zhang, Xuemeng
    Wu, Hui
    Sun, Haiyan
    Xue, Jingling
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [8] CALiBeR: A software pipelining algorithm for clustered embedded VLIW processors
    Akturan, C
    Jacome, MF
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 112 - 118
  • [9] Register Allocation by Incremental Graph Colouring for Clustered VLIW Processors
    Zhang, Xuemeng
    Wu, Hui
    Sun, Haiyan
    2013 12TH IEEE INTERNATIONAL CONFERENCE ON TRUST, SECURITY AND PRIVACY IN COMPUTING AND COMMUNICATIONS (TRUSTCOM 2013), 2013, : 927 - 934
  • [10] An Effective Software Pipelining Algorithm for Clustered Embedded VLIW Processors
    Cagdas Akturan
    Margarida F. Jacome
    Design Automation for Embedded Systems, 2002, 7 : 115 - 138