A High-level Signal Integrity Fault Model and Test Methodology for Long On-Chip Interconnections

被引:0
|
作者
Chun, Sunghoon [1 ]
Kim, Yongjoon [1 ]
Kim, Taejin [2 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, 134 Shinchon Dong, Seoul 120749, South Korea
[2] LIG Nexl Co, Avion R&D Lab, Daejeon, South Korea
来源
2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2009年
关键词
VERIFICATION;
D O I
10.1109/VTS.2009.38
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, considering the interconnection topology information, an abstract model and a new test pattern generation method of signal integrity problems on interconnects are proposed. In addition, previous SPICE-based pattern generation methods are too complex and time consuming to generate test patterns for signal integrity faults. To more accurately detect signal integrity defects on practical on-chip interconnection lines and avoid time consuming for interconnection analysis, in this paper, we propose a new high-level signal integrity fault model to estimate noise effects based on process variation and interconnect signal transition. Experimental results show that the proposed signal integrity fault model is more exact for long interconnects than previous approaches. In addition, the proposed method is much faster titan the SPICE-based pattern generation method.
引用
收藏
页码:152 / +
页数:2
相关论文
共 50 条
  • [1] Accelerated On-Chip Communication Test Methodology Using a Novel High-Level Fault Model
    Karimi, Elmira
    Haghbayan, Mohammad-Hashem
    Rahmani, Amir-Mohammad
    Tabandeh, Mahmoud
    Liljeberg, Pasi
    Navabi, Zainalabedin
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 283 - 288
  • [2] High-MDSI: A high-level signal integrity fault test pattern generation method for interconnects
    Chun, Sunghoon
    Kim, Yongjoon
    Kang, Sungho
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 115 - 118
  • [3] A linear model for high-level delay estimation in VDSM on-chip interconnects
    Murgan, T
    Ortiz, AG
    Petrov, M
    Glesner, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1078 - 1081
  • [4] Test chip experimental results on high-level structural test
    Al-Yamani, AA
    McCluskey, EJ
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2005, 10 (04) : 690 - 701
  • [5] Adaptive threshold scheme to operate long on-chip buses at the limit of signal integrity
    Katoch, A
    Garg, M
    Seevinck, E
    Veendrick, H
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 323 - 326
  • [6] High-Level Virtual Prototyping of Signal Integrity in Bus Communication
    Wang, Ruomin
    Denoulet, Julien
    Feruglio, Sylvain
    Vallette, Farouk
    Garda, Patrick
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (06): : 864 - 872
  • [7] High-level test synthesis for delay fault testability
    Wang, Sying-Jyan
    Yeh, Tung-Hua
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 45 - 50
  • [8] Choice of a High-Level Fault Model for the Optimization of Validation Test Set Reused for Manufacturing Test
    Joannon, Yves
    Beroulle, Vincent
    Robach, Chantal
    Tedjini, Smail
    Carbonero, Jean-Louis
    VLSI DESIGN, 2008,
  • [9] High-level modeling and design of asynchronous arbiters for on-chip communication systems
    Rigaud, JB
    Quartana, J
    Fesquet, L
    Renaudin, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1090 - 1090
  • [10] Generating On-Chip Heterogeneous Systems from High-Level Parallel Code
    Cilardo, Alessandro
    Gallo, Luca
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 161 - 168