A Split-Based Digital Background Calibration Technique in Pipelined ADCs

被引:19
作者
Hung, Li-Han [1 ,2 ]
Lee, Tai-Cheng [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
Adaptive systems; analog-to-digital conversion; digital background calibration; pipelined analog-to-digital converters (ADCs); CONVERTER;
D O I
10.1109/TCSII.2009.2034077
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital background calibration technique is proposed to correct gain errors in pipelined analog-to-digital converters (ADCs). The calibration technique performs the error estimation and the adaptive error correction based on the concept of split ADCs. With the 1- or 1.5-bit realization in pipelined stages, capacitor-mismatch errors can be merged with gain errors, and the proposed calibration technique can be utilized. Behavioral simulations show that the signal-to-noise-and-distortion ratio of a 12-bit pipelined ADC with an 8-bit gain accuracy and the capacitor mismatch sigma = 0.125% can be improved from 56.4 to 73.8 dB. The calibration process converges in approximately 200 000 cycles.
引用
收藏
页码:855 / 859
页数:5
相关论文
共 9 条
[1]   A 12-b digital-background-calibrated algorithmic ADC with-90-dB THD [J].
Erdogan, OE ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1812-1820
[2]   Digital cancellation of D/A converter noise in pipelined A/D converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :185-196
[3]  
Haykin S., 1996, Adaptive filter theory
[4]   Background calibration techniques for multistage pipelined ADCs with digital redundancy [J].
Li, JP ;
Moon, UK .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09) :531-538
[5]   A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration [J].
Liu, HC ;
Lee, ZM ;
Wu, JT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) :1047-1056
[6]   Split ADC architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC [J].
McNeill, J ;
Coln, MCW ;
Larivee, BJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) :2437-2445
[7]   A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification [J].
Murmann, B ;
Boser, BE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2040-2050
[8]   COMPARISON OF DC OFFSET EFFECTS IN 4 LMS ADAPTIVE ALGORITHMS [J].
SHOVAL, A ;
JOHNS, DA ;
SNELGROVE, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (03) :176-185
[9]   Digital background calibration of capacitor-mismatch errors in pipelined ADCs [J].
Taherzadeh-Sani, Mohammad ;
Hamoui, Anas A. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :966-970