Large-Scale SRAM Variability Characterization in 45 nm CMOS

被引:113
作者
Guo, Zheng [1 ]
Carlson, Andrew
Pang, Liang-Teck [2 ]
Duong, Kenneth T. [3 ]
Liu, Tsu-Jae King [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
[2] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[3] Sun Microsyst Inc, Santa Clara, CA USA
基金
美国国家科学基金会;
关键词
CMOS; measurement; noise margins; SRAM; variability; ARRAY; CELL;
D O I
10.1109/JSSC.2009.2032698
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increased process variability presents a major challenge for future SRAM scaling. Fast and accurate validation of SRAM read stability and writeability margins is crucial for estimating yield in large SRAM arrays. Conventional SRAM read/write metrics are characterized through test structures that are able to provide limited hardware measurement data and cannot be used to investigate cell bit fails in functional SRAM arrays. This work presents a method for large-scale characterization of read stability and writeability in functional SRAM arrays using direct bit-line measurements. A test chip is implemented in a 45 nm CMOS process. Large-scale SRAM read/write metrics are measured and compared against conventional SRAM stability metrics. Results show excellent correlation to conventional SRAM read/write metrics as well as V-MIN measurements near failure.
引用
收藏
页码:3174 / 3192
页数:19
相关论文
共 32 条
[1]  
Agostinelli M, 2005, INT EL DEVICES MEET, P671
[2]  
[Anonymous], 1983, The Wadsworth statistics/Probability series
[3]  
Ball M., 2006, Electron Devices Meeting, P1
[4]  
Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
[5]   A sub-600-mV, fluctuation tolerant 65-nm CMOS SRAM array with dynamic cell biasing [J].
Bhavnagarwala, Azeez J. ;
Kosonocky, Stephen ;
Radens, Carl ;
Chan, Yuen ;
Stawiasz, Kevin ;
Srinivasan, Uma ;
Kowalczyk, Steven P. ;
Ziegler, Matthew M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :946-955
[6]  
CARLSON A, 2006, IEEE INT SOI C, P105
[7]   Compensation of Systematic Variations Through Optimal Biasing of SRAM Wordlines [J].
Carlson, Andrew ;
Guo, Zheng ;
Pang, Liang-Teck ;
Liu, Tsu-Jae King ;
Nikolic, Borivoje .
PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, :411-414
[8]   An experimental 0.8 V 256-kbit SRAM macro with boosted cell array scheme [J].
Chung, Yeonbae ;
Shim, Sang-Won .
ETRI JOURNAL, 2007, 29 (04) :457-462
[9]   Analysis of Read Current and Write Trip Voltage Variability From a 1-MB SRAM Test Structure [J].
Fischer, Thomas ;
Amirante, Ettore ;
Huber, Peter ;
Nirschl, Thomas ;
Olbrich, Alexander ;
Ostermayr, Martin ;
Schmitt-Landsiedel, Doris .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2008, 21 (04) :534-541
[10]   A new combined methodology for write-margin extraction of advanced SRAM [J].
Gierczynski, Nicolas ;
Borot, Bertrand ;
Planes, Nicolas ;
Brut, Hugues .
2007 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 2007, :97-+