Enhancement of memory performance using doubly stacked Si-nanocrystal floating gates prepared by ion beam sputtering in UHV

被引:28
作者
Han, Kyu Il [1 ]
Park, Yong Min
Kim, Sung
Choi, Suk-Ho
Kim, Kyung Joong
Park, Il Han
Park, Byung-Gook
机构
[1] Kyung Hee Univ, Dept Phys & Appl Phys, Coll Elect & Informat, Yongin 449701, South Korea
[2] Korea Res Inst Stand & Sci, Adv Ind Technol Grp, Taejon 305340, South Korea
[3] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
[4] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
关键词
doubly stacked; ion beam sputtering (IBS); nonvolatile memory (NVM); Si nanocrystals (NCs); ultrahigh vacuum (UHV);
D O I
10.1109/TED.2006.888674
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Structures of SiO2/SiOx/SiO2 and SiO2/SiOx/SiO2/SiOx/SiO2 have been prepared on Si wafers by ion beam sputtering deposition in ultrahigh vacuum (UHV) and subsequently annealed to form single-laver and doubly stacked Si nanocrystals (NCs). Using these two structures, nonvolatile Si-NC floating-gate nMOSFETs were fabricated at x = 1.6 following 1.5-mu m CMOS standard procedures. The Fowler-Nordheim tunneling of the electrons through the tunnel oxide, their storage into NCs, retention, and endurance are all investigated by varying the device structure and the thicknesses of the NC and oxide layers. It is shown that charge-retention time is longer, and program/erase (P/E) speeds are faster in doubly stacked devices than in single-layer devices, which seem to result from the optimization of device structure, the exclusion of unwanted defects due to the nature of UHV, and the suppression of charge leakage by the multiple barriers/NC layers in the doubly stacked devices. It is also found that the threshold voltages in the endurance characteristics anomalously increase with the P/E cycles, more strongly in the doubly stacked NC memories.
引用
收藏
页码:359 / 362
页数:4
相关论文
共 15 条
[1]  
De Salvo B, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P597
[2]   NROM: A novel localized trapping, 2-bit nonvolatile memory cell [J].
Eitan, B ;
Pavan, P ;
Bloom, I ;
Aloni, E ;
Frommer, A ;
Finzi, D .
IEEE ELECTRON DEVICE LETTERS, 2000, 21 (11) :543-545
[3]   The effect of additional oxidation on the memory characteristics of metal-oxide-semiconductor capacitors with Si nanocrystals [J].
Garrido, B ;
Cheylan, S ;
González-Varona, O ;
Pérez-Rodríguez, A ;
Morante, JR .
APPLIED PHYSICS LETTERS, 2003, 82 (26) :4818-4820
[4]   Fast and long retention-time nano-crystal memory [J].
Hanafi, HI ;
Tiwari, S ;
Khan, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) :1553-1558
[5]   In situ characterization of stoichiometry for the buried SiOx layers in SiOx/SiO2 superlattices and the effect on the photoluminescence property [J].
Kim, KJ ;
Moon, DW ;
Hong, SH ;
Choi, SH ;
Yang, MS ;
Jhe, JH ;
Shin, JH .
THIN SOLID FILMS, 2005, 478 (1-2) :21-24
[6]   MOS memory using germanium nanocrystals formed by thermal oxidation of Si1-xGex [J].
King, YC ;
King, TJ ;
Hu, CM .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :115-118
[7]   Optical properties of SiO2/nanocrystalline Si multilayers studied using spectroscopic ellipsometry [J].
Lee, KJ ;
Kang, TD ;
Lee, HS ;
Hong, SH ;
Choi, SH ;
Seong, TY ;
Kim, KJ ;
Moon, DW .
THIN SOLID FILMS, 2005, 476 (01) :196-200
[8]   Multilevel charge storage in silicon nanocrystal multilayers [J].
Lu, TZ ;
Alexe, M ;
Scholz, R ;
Talelaev, V ;
Zacharias, M .
APPLIED PHYSICS LETTERS, 2005, 87 (20) :1-3
[9]   Impact of programming mechanisms on the performance and reliability of nonvolatile memory devices based on Si nanocrystals [J].
Ng, CY ;
Chen, TP ;
Yang, A ;
Yang, JB ;
Ding, L ;
Li, CM ;
Du, A ;
Trigg, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) :663-667
[10]   Nonvolatile Si quantum memory with self-aligned doubly-stacked dots [J].
Ohba, R ;
Sugiyama, N ;
Uchida, K ;
Koga, J ;
Toriumi, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (08) :1392-1398