A 10-gb/s 5-tap DFE/4-tap FFE transceiver in 90-nm CMOS technology

被引:153
|
作者
Bulzacchelli, John F. [1 ]
Meghelli, Mounir [1 ]
Rylov, Sergey V. [1 ]
Rhee, Woogeun [1 ]
Rylyakov, Alexander V. [1 ]
Ainspan, Herschel A. [1 ]
Parker, Benjamin D. [1 ]
Beakes, Michael P. [1 ]
Chung, Aichin [1 ]
Beukema, Troy J. [1 ]
Pepejugoski, Petar K. [1 ]
Shan, Lei [1 ]
Kwark, Young H. [1 ]
Gowda, Sudhir [1 ]
Friedman, Daniel J. [1 ]
机构
[1] IBM Corp, Div Res, TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
adaptive equalizer; decision-feedback equalizer; feed-forward equalizer; serial link; transceiver;
D O I
10.1109/JSSC.2006.884342
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 90-nm CMOS 10-Gb/s transceiver for chip-to-chip communications. To mitigate the effects of channel loss and other impairments, a 5-tap decision feedback equalizer (DFE) is included in the receiver and a 4-tap baud-spaced feed-forward equalizer (FFE) in the transmitter. This combination of DFE and FFE permits error-free NRZ signaling over channels with losses exceeding 30 dB. Low jitter clocks for the transmitter and receiver are supplied by a PLL with LC VCO. Operation at 10-Gb/s with good power efficiency is achieved by using half-rate architectures in both transmitter and receiver. With the transmitter producing an output signal of 1200 mVppd, one transmitter/receiver pair and one PLL consume 300 mW. Design enhancements of a half-rate DFE employing one tap of speculative feedback and four taps of dynamic feedback allow its loop timing requirements to be met. Serial link experiments with a variety of test channels demonstrate the effectiveness of the FFE/DFE equalization.
引用
收藏
页码:2885 / 2900
页数:16
相关论文
共 50 条
  • [21] A 100-Gb/s PAM-4 Optical Receiver With 2-Tap FFE and 2-Tap Direct-Feedback DFE in 28-nm CMOS
    Li, Hao
    Hsu, Chun-Ming
    Sharma, Jahnavi
    Jaussi, James
    Balamurugan, Ganesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (01) : 44 - 53
  • [22] A 50Gb/s Low Power PAM4 SerDes Transmitter with 4-tap FFE and High Linearity Output Voltage in 65nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Wang, Ziqiang
    Wang, Jianye
    Li, Fule
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [23] An Adaptive 4-Tap Analog FIR Equalizer for 10-Gb/s Over Backplane Serial Link Receiver
    Eshet, Ori
    Ran, Adee
    Mezer, Amir
    Hadar, Yaniv
    Lazar, Dror
    Moyal, Miki
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 178 - 181
  • [24] A 205mW 32Gb/s 3-Tap FFE/6-Tap DFE Bidirectional Serial Link in 22nm CMOS
    Jaussi, James
    Balamurugan, Ganesh
    Hyvonen, Sami
    Hsueh, Tzu-Chien
    Musah, Tawfiq
    Keskin, Gokce
    Shekhar, Sudip
    Kennedy, Joseph
    Sen, Shreyas
    Inti, Rajesh
    Mansuri, Mozhgan
    Leddige, Michael
    Horine, Bryce
    Roberts, Clark
    Mooney, Randy
    Casper, Bryan
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 440 - +
  • [25] A 28/56 Gb/s NRZ/PAM-4 dual-mode transceiver with 1/4 rate reconfigurable 4-tap FFE and half-rate slicer in a 28-nm CMOS
    He, Yukun
    Yuan, Zhao
    Wang, Kanan
    Tang, Renjie
    He, Yunxiang
    Chen, Xian
    Ye, Zhengyang
    Gui, Xiaoyan
    JOURNAL OF SEMICONDUCTORS, 2024, 45 (06)
  • [26] A 28/56 Gb/s NRZ/PAM-4 dual-mode transceiver with 1/4 rate reconfigurable 4-tap FFE and half-rate slicer in a 28-nm CMOS
    Yukun He
    Zhao Yuan
    Kanan Wang
    Renjie Tang
    Yunxiang He
    Xian Chen
    Zhengyang Ye
    Xiaoyan Gui
    Journal of Semiconductors, 2024, 45 (06) : 43 - 55
  • [27] A 21-Gb/s 87-mW Transceiver with FFE/DFE/Linear Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Chao-Cheng
    Lee, An-Ming
    Lee, Jri
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 50 - +
  • [28] A 16-Gb/s 3-tap adaptive DFE in 12-nm FinFET CMOS technology
    Sun, Xinzhuo
    Ding, Jianping
    Yang, Liqiong
    Lin, Changlong
    Li, Yao
    Zhao, Yiqiang
    MICROELECTRONICS JOURNAL, 2024, 149
  • [29] A 64Gb/s PAM-4 Transmitter with 4-Tap FFE and 2.26pJ/b Energy Efficiency in 28nm CMOS FDSOI
    Steffan, Giovanni
    Depaoli, Emanuele
    Monaco, Enrico
    Sabatino, Nicolo
    Audoglio, Walter
    Rossi, Augusto Andrea
    Erba, Simone
    Bassi, Matteo
    Mazzanti, Andrea
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 116 - 116
  • [30] A 21-Gb/s 87-mW Transceiver With FFE/DFE/Analog Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 909 - 920