Quasi-saturation capacitance behavior of a DMOS device

被引:19
作者
Liu, CM
Kuo, JB
机构
[1] Department of Electrical Engineering, National Taiwan University
关键词
D O I
10.1109/16.595939
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports a simulation study on the capacitance characteristics of a double-diffused metal-oxide semiconductor (DMOS) device operating in the quasi-saturation region, From the analysis, the capacitance effect of the gate oxide upon the drift region cannot be modeled as an overlap capacitance, because the drain-gate/source-gate capacitances of the DMOS device may exceed the gate-oxide capacitance due to the larger voltage drop over the gate oxide than the change in the imposed gate bias when entering the quasi-saturation region, This effect can be the explanation for the plateau behavior in the gate charge plot during turn-on and turn-off of the DMOS device, Based on the small-signal equivalent capacitance model, the accumulated charge in the drift region below the gate oxide may thoroughly associate with the drain terminal in the prequasi-saturation region and with the source terminal in the quasi-saturation region.
引用
收藏
页码:1117 / 1123
页数:7
相关论文
共 16 条
[1]   THE LUMPED-CHARGE POWER MOSFET MODEL, INCLUDING PARAMETER EXTRACTION [J].
BUDIHARDJO, I ;
LAURITZEN, PO .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 1995, 10 (03) :379-387
[2]  
GRANT D, 1989, POWER MOSFET THEORY
[3]  
Ines Castro Simas M., 1989, IEEE T POWER ELECTR, V4, P371
[4]   TECHNIQUES FOR SMALL-SIGNAL ANALYSIS OF SEMICONDUCTOR-DEVICES [J].
LAUX, SE .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (10) :2028-2037
[5]   77-K VERSUS 300-K OPERATION - THE QUASI-SATURATION BEHAVIOR OF A DMOS DEVICE AND ITS FULLY ANALYTICAL MODEL [J].
LIU, CM ;
LOU, KH ;
KUO, JB .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (09) :1636-1644
[6]   ANALYSIS OF THE QUASI-SATURATION BEHAVIOR CONSIDERING THE DRAIN-TO-SOURCE VOLTAGE AND CELL-SPACING EFFECTS FOR A VERTICAL DMOS POWER TRANSISTOR [J].
LOU, KH ;
LIU, CM ;
KUO, JB .
SOLID-STATE ELECTRONICS, 1993, 36 (01) :85-91
[7]   AN ANALYTICAL QUASI-SATURATION MODEL FOR VERTICAL DMOS POWER TRANSISTORS [J].
LOU, KH ;
LIU, CM ;
KUO, JB .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (03) :676-679
[8]  
MINASIAN RA, 1983, P I ELECT ENG 1, V130, P73
[9]  
OH SY, 1980, IEEE J SOLID-ST CIRC, V15, P636
[10]   A STEADY-STATE VDMOS TRANSISTOR MODEL [J].
PAREDES, J ;
HIDALGO, S ;
BERTA, F ;
FERNANDEZ, J ;
REBOLLO, J ;
MILLAN, J .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (03) :712-719