Chip-level charged-device modeling and simulation in CMOS integrated circuits

被引:16
作者
Lee, J
Kim, KW
Huh, Y
Bendix, P
Kang, SM
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] SiPackets Inc, Santa Clara, CA 95054 USA
[3] LSI Log Corp, Milpitas, CA 95035 USA
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
extraction; modeling; reliability; simulation;
D O I
10.1109/TCAD.2002.805720
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Electrostatic discharge (ESD) accounts for over 30% of chip failure occurred during chip manufacturing. Inadvertent touching by human body or contact with assembler tray can lead to such ESD failures. The most dominant ESD model is the charged-device model (CDM) wherein energy-destructive failure is incorporated resulting from rapid inflow, or outflow, of high current. Conventional modeling and simulations of the CDM are engineered to describe the behavior of ESD protection circuits, hence have a limitation to account for chip-level charge transfer. This paper presents a new methodology to simulate CDM behavior at chip level. A hierarchical approach associated with a CDM macromodel is developed to model, a full-chip structure comprised of several functional subsystems and multiple power supplies. A CDM macromodel represents a charge-driven behavior in a subsystem boundary. A CDM macromodel includes a set of parasitic elements and active devices. While the lumped elements represent the CDM sources and their distributions, active devices are related to the CDM charge transfer. Full-chip CDM simulation provides the analysis of chip-level discharge paths and failure mechanisms, especially focusing on the gate oxide reliability. The proposed method can easily be applied to the CDM failure analysis of any product ICs in the early design stage. As an example, simulation results of a mixed-signal application-specific integrated circuit processed in a 0.25-mum CMOS technology show high correlation with the measurement data. A scanning electron microscope shows gate oxide failures as our analysis predicted.
引用
收藏
页码:67 / 81
页数:15
相关论文
共 28 条
  • [1] BEEBE SG, 1998, P EOS ESD S, P259
  • [2] Dabral S., 1998, BASIC ESD IO DESIGN
  • [3] Dharchoudhury A, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P738, DOI 10.1109/DAC.1998.724569
  • [4] DUVVURY C, 1995, P EOS ESD S, P162
  • [5] Extracting circuit models for large RC interconnections that are accurate up to a predefined signal frequency
    Elias, PJH
    vanderMeijs, NP
    [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 764 - 769
  • [6] Fong Y., 1987, Electrical Overstress/Electrostatic Discharge Symposium Proceedings 1987, P252
  • [7] FUKUDA Y, 1986, P 8 EOS ESD S, P193
  • [8] Analysis of the charge transfer of models for electrostatic discharge (ESD) and semiconductor devices
    Greason, WD
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1996, 32 (03) : 726 - 734
  • [9] HALPERIN S, 1990, P EUROSTAT, P452
  • [10] KERR M, 1997, P IEEE CUST INT CIRC, P31