Impact of device engineering on analog/RF performances of tunnel field effect transistors

被引:18
作者
Vijayvargiya, V. [1 ]
Reniwal, B. S. [1 ]
Singh, P. [1 ]
Vishvakarma, S. K. [1 ]
机构
[1] Indian Inst Technol, Sch Engn, Elect Engn Discipline, VLSI Circuit & Syst Design Lab,Nanoscale Devices, Indore 453441, Madhya Pradesh, India
关键词
Tunnel field effect transistor; hetero gate dielectric based DG-TFET (HGDG-TFET); transconductance generation factor (TGF); cut-off frequency (FT); maximum oscillation; frequency (Fmax); K SPACER; SIMULATION; OPTIMIZATION; UNDERLAP; FETS;
D O I
10.1088/1361-6641/aa66bd
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The tunnel field effect transistor (TFET) and its analog/RF performance is being aggressively studied at device architecture level for low power SoC design. Therefore, in this paper we have investigated the influence of the gate-drain underlap (UL) and different dielectric materials for the spacer and gate oxide on DG-TFET (double gate TFET) and its analog/RF performance for low power applications. Here, it is found that the drive current behavior in DG-TFET with a UL feature while implementing dielectric material for the spacer is different in comparison to that of DG-FET. Further, hetero gate dielectric-based DG-TFET (HGDG-TFET) is more resistive against drain-induced barrier lowering (DIBL) as compared to DG-TFET with high-k (HK) gate dielectric. Along with that, as compared to DG-FET, this paper also analyses the attributes of UL and dielectric material on analog/RF performance of DG-TFET in terms of transconductance (gm), transconductance generation factor (TGF), capacitance, intrinsic resistance (Rdcr), cut-off frequency (FT), and maximum oscillation frequency (Fmax). The LK spacer-based HGDG-TFET with a gate-drain UL has the potential to improve the RF performance of device.
引用
收藏
页数:8
相关论文
共 28 条
[1]   Analog performance of double gate SOI transistors [J].
Alam, MS ;
Lim, TC ;
Armstrong, GA .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2006, 93 (01) :1-18
[2]   Tunnel field effect transistor with increased ON current, low-k spacer and high-k dielectric [J].
Anghel, Costin ;
Chilagani, Prathyusha ;
Amara, Amara ;
Vladimirescu, Andrei .
APPLIED PHYSICS LETTERS, 2010, 96 (12)
[3]  
[Anonymous], 2010, ATL US MAN
[4]   Pseudo-Two-Dimensional Model for Double-Gate Tunnel FETs Considering the Junctions Depletion Regions [J].
Bardon, Marie Garcia ;
Neves, Herc P. ;
Puers, Robert ;
Van Hoof, Chris .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) :827-834
[5]  
Boucart K., 2009, THESIS
[6]  
Chattopadhyay A, 2013, IEEE T ELECTRON DEV, V58, P677
[7]   Analyses on Small-Signal Parameters and Radio-Frequency Modeling of Gate-All-Around Tunneling Field-Effect Transistors [J].
Cho, Seongjae ;
Lee, Jae Sung ;
Kim, Kyung Rok ;
Park, Byung-Gook ;
Harris, James S., Jr. ;
Kang, In Man .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (12) :4164-4171
[8]   Tunnel FETs for Ultra low Voltage Digital VLSI Circuits: Part I-Device-Circuit Interaction and Evaluation at Device Level [J].
Esseni, David ;
Guglielmini, Manuel ;
Kapidani, Bernard ;
Rollo, Tommaso ;
Alioto, Massimo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) :2488-2498
[9]   A NEW RECOMBINATION MODEL FOR DEVICE SIMULATION INCLUDING TUNNELING [J].
HURKX, GAM ;
KLAASSEN, DBM ;
KNUVERS, MPG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (02) :331-338
[10]  
Jeon K.H., 2012, THESIS