Wafer Level Embedding Technology for 3D Wafer Level Embedded Package

被引:25
作者
Kumar, Aditya [1 ]
Xia Dingwei [2 ]
Sekhar, Vasarla Nagendra [1 ]
Lim, Sharon [1 ]
Keng, Chin [1 ]
Sharma, Gaurav [1 ]
Rao, Vempati Srinivas [1 ]
Kripesh, Vaidyanathan [1 ]
Lau, John H. [1 ,3 ]
Kwong, Dim-Lee [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
[2] Kinergy Ltd, Singapore 569871, Singapore
[3] Hong Kong Univ Sci & Technol, Hong Kong, Peoples R China
来源
2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4 | 2009年
关键词
D O I
10.1109/ECTC.2009.5074177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the development of wafer level embedding process for a three dimensional (3D) embedded micro wafer level package (EMWLP). Wafer level embedding process was carried out by using compression molding machine and low-cost granular epoxy molding compound (EMC). Various molding process parameters such as molding time and temperature and three EMCs of different CTEs were analyzed to achieve reliable 3D EMWLP. Several molding process issues, such as warpage, die-sweep, EMC penetration, and die-shift, were faced during embedding process development. A large warpage of more than I mm and die-shift of more than 600 mu m were found to occur in reconstructed molded wafer. Wafer level embedding process was optimized to reduce warpage and die-shift problems. A significant reduction in warpage (similar to 30 %) and die-shift (similar to 88 %) were achieved after embedding process optimization. The detail of process optimization is presented in the paper. Reconstructed molded wafers were subjected to various reliability tests, such as thermal cycle (TC), moisture sensitivity test-level 3 (MST-L3), and highly accelerated stress test (HAST). Scanning acoustic microscopy (SAM) analysis of molded wafers was carried out to analyze the void formation and delamination in molded wafers. No major void or delamination was observed in reconstructed wafer after molding as well as after reliability tests.
引用
收藏
页码:1289 / +
页数:2
相关论文
共 10 条
  • [1] Braun T, 2002, EL PACKAG TECH CONF, P235, DOI 10.1109/EPTC.2002.1185674
  • [2] An embedded device technology based on a molded reconfigured wafer
    Brunnbauer, M.
    Fuergut, E.
    Beer, G.
    Meyer, T.
    Hedler, H.
    Belonio, J.
    Nomura, E.
    Kiuchi, K.
    Kobayashi, K.
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 547 - +
  • [3] Embedded chip build-up using fine line interconnect
    Fillion, Ray
    Woychik, Charles
    Zhang, Tan
    Bitting, Don
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 49 - +
  • [4] Hamano T, 1999, INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, P221
  • [5] The redistributed chip package: A breakthrough for advanced packaging
    Keser, Beth
    Amrine, Craig
    Duong, Trung
    Fay, Owen
    Hayes, Scott
    Leal, George
    Lytle, William
    Mitchell, Doug
    Wenzel, Robert
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 286 - +
  • [6] Ko CT, 2006, ELEC COMP C, P322
  • [7] Design and development of a multi-die embedded micro wafer level package
    Kripesh, Vaidyanathan
    Rao, Vempati Srinivas
    Kumar, Aditya
    Sharma, Gaurav
    Houe, Khong Chee
    Zhang Xiaowu
    Mong, Khoo Yee
    Khan, Navas
    Lau, John
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1544 - 1549
  • [8] Wafer level CSP process by VPES (Vacuum Printing Encapsulation Systems)
    Okuno, A
    [J]. PROCEEDINGS OF INTERNATIONAL SYMPOSIUM ON ELECTRONIC MATERIALS AND PACKAGING, 2000, : 143 - 146
  • [9] Realization of a stackable package using chip in polymer technology
    Ostmann, A
    Neumann, A
    Weser, S
    Jung, E
    Böttcher, L
    Reichl, H
    [J]. POLYTRONIC 2002: 2ND INTERNATIONAL IEEE CONFERENCE ON POLYMERS AND ADHESIVES IN MICROELECTRONICS AND PHOTONICS, CONFERENCE PROCEEDINGS, 2002, : 160 - 164
  • [10] Souriau JC, 2005, ELEC COMP C, P356