Exact delay fault coverage in sequential logic under any delay fault model

被引:4
|
作者
Kumar, Mahilchi Milir Vaseekar [1 ]
Tragoudas, Spyros
Chakravarty, Sreejit
Jayabharathi, Rathish
机构
[1] So Illinois Univ, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
[2] Intel Corp, Santa Clara, CA 95052 USA
[3] Intel Corp, Folsom, CA 95630 USA
关键词
delay fault testing; fault grading; fault simulation;
D O I
10.1109/TCAD.2006.882583
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel function-based method for error propagation is proposed for exact delay fault coverage, using a single rated clock for fault activation under any delay fault model. Sequential circuits without full scan are considered. A latched error at a flip-flop represents one or more delay faults and is allowed to propagate to an observable point with or without the support of other latched errors. Existing methods allow only one flip-flop to have an error during the propagation phase to simplify the process of error propagation at the expense of decreased fault coverage. The advantage of the proposed method is demonstrated experimentally using the path-delay-fault model with more than 20% improvement in fault coverage.
引用
收藏
页码:2954 / 2964
页数:11
相关论文
共 50 条
  • [41] Delay fault coverage enhancement using variable observation times
    Jone, WB
    Ho, YP
    Das, SR
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (02): : 131 - 146
  • [42] Color counting and its application to path delay fault coverage
    Deodhar, J
    Tragoudas, S
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 378 - 383
  • [43] Improving a nonenumerative method to estimate path delay fault coverage
    Heragu, K
    Agrawal, VD
    Bushnell, ML
    Patel, JH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (07) : 759 - 762
  • [44] A delay fault model for at-speed fault simulation and test generation
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 257 - +
  • [45] Delay fault diagnosis in sequential circuits based on path tracing
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Rodriguez, B
    INTEGRATION-THE VLSI JOURNAL, 1995, 19 (03) : 199 - 218
  • [46] DFSIM: A gate-delay fault simulator for sequential circuits
    Cavallera, P
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 79 - 87
  • [47] DELAY-FAULT PROPAGATION IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    CAVALLERA, P
    GIRARD, P
    LANDRAULT, C
    PRAVOSSOUDOVITCH, S
    ELECTRONICS LETTERS, 1994, 30 (10) : 765 - 767
  • [48] Effective path selection for delay fault testing of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 998 - 1003
  • [49] Delay Fault Testability on Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 482 - 490
  • [50] A novel path delay fault simulator using binary logic
    Majhi, AK
    Jacob, J
    Patnaik, LM
    VLSI DESIGN, 1996, 4 (03) : 167 - 179