Can ultra-thin Si FinFETs work well in the sub-10 nm gate-length region?

被引:13
|
作者
Liu, Shiqi [1 ,2 ]
Yang, Jie [1 ,2 ]
Xu, Lin [3 ,4 ]
Li, Jingzhen [1 ,2 ]
Yang, Chen [1 ,2 ]
Li, Ying [1 ,2 ]
Shi, Bowen [1 ,2 ]
Pan, Yuanyuan [5 ]
Xu, Linqiang [1 ,2 ]
Ma, Jiachen [1 ,2 ]
Yang, Jinbo [1 ,2 ,6 ,7 ]
Lu, Jing [1 ,2 ,3 ,4 ,6 ,7 ,8 ]
机构
[1] Peking Univ, State Key Lab Mesoscop Phys, Beijing 100871, Peoples R China
[2] Peking Univ, Dept Phys, Beijing 100871, Peoples R China
[3] Peking Univ, Key Lab Phys & Chem Nanodevices, Beijing 100871, Peoples R China
[4] Peking Univ, Dept Elect, Beijing 100871, Peoples R China
[5] China Univ Petr East China, Coll Chem Engn, Inst New Energy, State Key Lab Heavy Oil Proc, Qingdao 266580, Peoples R China
[6] Peking Univ, Collaborat Innovat Ctr Quantum Matter, Beijing 100871, Peoples R China
[7] Peking Univ, Beijing Key Lab Magnetoelect Mat & Devices, Beijing 100871, Peoples R China
[8] Peking Univ, Yangtze Delta Inst Optoelect, Nantong 226010, Peoples R China
基金
中国国家自然科学基金;
关键词
TRANSISTORS; MOSFET; PERFORMANCE;
D O I
10.1039/d0nr09094h
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Fin field-effect transistors (FinFETs) dominate the present Si FETs. However, when the gate length is scaled down to the sub-10 nm region, the experimental Si FinFETs suffer from poor performance due to a large fin width (the minimum value is 3 nm). In this paper, an ultra-thin Si FinFET with a width of 0.8 nm is investigated for the first time by utilizing ab initio quantum transport simulations. Remarkably, even with the gate length down to 5 nm, the on-state current, delay time, power dissipation, and energy-delay product of the optimized perfect ultra-thin Si FinFET still meet the high-performance applications' requirements of the International Technology Roadmap for Semiconductors in the next decade. The overall performance of the simulated ultra-thin Si FinFET is even comparable with that of the typical two-dimensional FETs. Such a good performance can be significantly degraded by the defect. Hence, Si FinFETs have the potential to be scaled down to the sub-10 nm gate length as long as the width is scaled down while keeping a perfect structure.
引用
收藏
页码:5536 / 5544
页数:9
相关论文
共 50 条
  • [1] A 20 nm gate-length ultra-thin body p-MOSFET with silicide source/drain
    Kedzierski, J
    Xuan, PQ
    Subramanian, V
    Bokor, J
    King, TJ
    Hu, CM
    Anderson, E
    SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) : 445 - 452
  • [2] Ultra-Thin Si Directly on Insulator (SDOI) MOSFETs at 20 nm gate length
    Mohapatra, S. K.
    Pradhan, K. P.
    Sahu, P. K.
    Singh, D.
    Panda, S.
    2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND APPLICATIONS (ICHPCA), 2014,
  • [3] Sub-10 nm structures written in ultra-thin HSQ resist layers, using electron beam lithography
    Grigoresecu, Anda. E.
    van der Krogt, Marco C.
    Hagen, Cees W.
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXIV, 2007, 6519
  • [4] Sub-100-nm Gate-Length Scaling of Vertical InAs/InGaAs Nanowire MOSFETs on Si
    Kilpi, Olli-Pekka
    Svensson, Johannes
    Wernersson, Lars-Erik
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [5] 10nm-gate-length transistors on ultra-thin SOI film : process realization and design optimisation
    Lolivier, J
    Vinet, M
    Poiroux, T
    Previtali, B
    Chevolleau, T
    Hartmann, JM
    Papon, AM
    Truche, R
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 17 - 18
  • [6] Ambipolar SB-FinFETs: A New Path to Ultra-Compact Sub-10 nm Logic Circuits
    Canan, Talha F.
    Kaya, Savas
    Karanth, Avinash
    Xin, Hao
    Louri, Ahmed
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 255 - 263
  • [7] Sub-10 nm Gate Length Graphene Transistors: Operating at Terahertz Frequencies with Current Saturation
    Jiaxin Zheng
    Lu Wang
    Ruge Quhe
    Qihang Liu
    Hong Li
    Dapeng Yu
    Wai-Ning Mei
    Junjie Shi
    Zhengxiang Gao
    Jing Lu
    Scientific Reports, 3
  • [8] Sub-10 nm Gate Length Graphene Transistors: Operating at Terahertz Frequencies with Current Saturation
    Zheng, Jiaxin
    Wang, Lu
    Quhe, Ruge
    Liu, Qihang
    Li, Hong
    Yu, Dapeng
    Mei, Wai-Ning
    Shi, Junjie
    Gao, Zhengxiang
    Lu, Jing
    SCIENTIFIC REPORTS, 2013, 3
  • [9] Gate Length Engineering Impact of Sub-10 nm GaN-Based DG-MOSFETs
    Hasan, Md. Rokib
    Rafa, Muniyat Siddiqui
    Hossain, Marwan
    Rafia, Farah
    Nidhi, Maisha Rashid
    2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 117 - 120
  • [10] Sub-quarter-micron dual gate CMOSFETs with ultra-thin gate oxide of 2nm
    Kuroi, T
    Shimizu, S
    Ogino, S
    Teramoto, A
    Shirahata, M
    Okumura, Y
    Inuishi, M
    Miyoshi, H
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 210 - 211