Energy Effcient Bootstrapped CMOS Inverter for Ultra-Low Power Applications

被引:0
|
作者
Al-daloo, Mohammed [1 ]
Yakovlev, Alex [1 ]
Halak, Basel [2 ]
机构
[1] Newcastle Univ, Sch Elect & Elect Engn, Newcastle Upon Tyne, Tyne & Wear, England
[2] Univ Southampton, Sch Elect & Comp Sci, Southampton, Hants, England
基金
英国工程与自然科学研究理事会;
关键词
ultra-low power (ULP); interconnect; charge pump; driver; boosting;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an energy efficient bootstrapped CMOS inverter for ultra-low power applications. The proposed design is achieved by internally boosting the gate voltage of the transistors (via the charge pumping technique), and the operating region is shifted from the sub-threshold to a higher region, enhancing performance and improving tolerance to PVT variations. Despite the proposed bootstrapped driver operates with a sub-threshold power supply it uses fewer transistors engaging in this region by utilizing two stages. The first stage is a normal driver with PMOS and NMOS transistors that are driven by the enhancing voltage circuit (stage 2) which generates voltage levels theoretically between-1/DL) for pulling up to 2(VDD) for pulling down. Our analysis shows that the proposed implementation achieves around 2(1% reduction in energy consumption compared to conventional designs under a supply voltage of 0.15V V-DD.
引用
收藏
页码:516 / 519
页数:4
相关论文
共 50 条
  • [1] An Ultra-Low Power CMOS LNA for WPAN Applications
    Liu, Hang-Ji
    Zhang, Zhao-Feng
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (02) : 174 - 176
  • [2] CMOS technology for ultra-low power circuit applications
    Salomonson, CD
    Henley, WB
    Whittaker, DR
    Maimon, J
    IEEE SOUTHEASTCON '97 - ENGINEERING THE NEW CENTURY, PROCEEDINGS, 1996, : 233 - 235
  • [3] Minimum energy solution for ultra-low power applications
    Guduri, M.
    Dokania, V.
    Verma, R.
    Islam, A.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1823 - 1831
  • [4] Minimum energy solution for ultra-low power applications
    M. Guduri
    V. Dokania
    R. Verma
    A. Islam
    Microsystem Technologies, 2019, 25 : 1823 - 1831
  • [5] An ultra-low power high gain CMOS OTA for biomedical applications
    Ghaemnia, Afifeh
    Hashemipour, Omid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (03) : 529 - 537
  • [6] Advanced CMOS technologies for ultra-low power logic and AI applications
    Takagi, Shinichi
    Toprasertpong, Kasidit
    Kato, Kimihiko
    Sumita, Kei
    Nako, Eishin
    Nakane, Ryosho
    Jo, Kwang-won
    Takenaka, Mitsuru
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [7] A CMOS voltage reference without resistors for ultra-low power applications
    Wang, Han
    Ye, Qing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 526 - 529
  • [8] An Ultra-Low Power Interface CMOS IC Design for Biosensor Applications
    Hu, Weibo
    Liu, Yen-Ting
    Das, Vighnesh
    Schecht, Cliff
    Tam Nguyen
    Lie, Donald Y. C.
    Yan, Tzu-Chao
    Kuo, Chien-Nan
    Wu, Stanley
    Chu, Yuan-Hua
    Yang, Tzu-Yi
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 1196 - 1199
  • [9] An ultra-low power high gain CMOS OTA for biomedical applications
    Afifeh Ghaemnia
    Omid Hashemipour
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 529 - 537
  • [10] Planar CMOS Devices for Ultra-Low Power Applications at Nanometer Nodes
    Saha, Samar K.
    2018 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2018, : XVII - XVII