Low-temperature multichip-to-wafer 3D integration based on via-last TSV with OER-TEOS-CVD and microbump bonding without solder extrusion

被引:3
作者
Kumahara, Kousei [1 ]
Liang, Rui [1 ]
Lee, Sungho [2 ]
Miwa, Yuki [1 ]
Murugesan, Mariappan [3 ]
Kino, Hisashi [4 ]
Fukushima, Takafumi [5 ]
Tanaka, Tetsu [1 ,2 ]
机构
[1] Tohoku Univ, Grad Sch Biomed Engn, Sendai, Miyagi, Japan
[2] Tohoku Univ, Grad Sch Engn, Sendai, Miyagi, Japan
[3] Tohoku Univ, Global INTegrat Initiat GINTI, New Ind Creat Hatchery Ctr NICHe, Sendai, Miyagi, Japan
[4] Tohoku Univ, Frontier Res Inst Interdisciplinary Sci FRIS, Sendai, Miyagi, Japan
[5] Tohoku Univ, Grad Sch Engn, Grad Sch Biomed Engn, GINTI,NICHe, Sendai, Miyagi, Japan
来源
2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020) | 2020年
关键词
Multichip-to-wafer 3D integration; TSV; Room-temperature CVD; via-last TSV; Low-temperature bonding; 3-D INTEGRATION; TECHNOLOGY; CHIP;
D O I
10.1109/ECTC32862.2020.00192
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with multichip-to-wafer (MC2W) 3D stacking technologies based on via-last TSV integration. In this work, we verify the effectiveness of room-temperature CVD named OER (Ozone-Ethylene Radical generation)-TEOS-CVD (R) to deposit a TSV liner SiO2 layer. The film quality including dielectric constants is evaluated alternative to plasma-enhanced (PE)-TEOS-CVD SiO2. In addition, solid-solid inter-diffusion bonding of 3-mu m-thick Sn with 0.5-mu m-thick Au is demonstrated to achieve multiple multichip bonding for retinal prosthesis system fabrication with a 3D artificial retina chip. Low-temperature bonding at 190 degrees C is realized by the Au/Sn metallurgy. Good bondability is also obtained with the Au electrodes preliminarily exposed at high temperature. There are no Sn microbump extrusion, which is highly expected to be used for 3D-ICs with fine-pitch solder microbump interconnection.
引用
收藏
页码:1199 / 1204
页数:6
相关论文
共 20 条
  • [1] Low Temperature PECVD of Dielectric Films for TSV Applications
    Archard, D.
    Giles, K.
    Price, A.
    Burgess, S.
    Buchanan, K.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 764 - 768
  • [2] Dang B, 2014, ELEC COMP C, P576, DOI 10.1109/ECTC.2014.6897343
  • [3] LOW-TEMPERATURE PLASMA-ENHANCED CHEMICAL-VAPOR-DEPOSITION OF SIO2
    DESHMUKH, SC
    AYDIL, ES
    [J]. APPLIED PHYSICS LETTERS, 1994, 65 (25) : 3185 - 3187
  • [4] Self-Assembly Technology for Reconfigured Wafer-to-Wafer 3D Integration
    Fukushima, T.
    Iwata, E.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1050 - 1055
  • [5] 3-D Sidewall Interconnect Formation Climbing Over Self-Assembled KGDs for Large-Area Heterogeneous Integration
    Fukushima, Takafumi
    Noriki, Akihiro
    Bea, Jichoel
    Murugesan, Mariappan
    Kino, Hisashi
    Kiyoyama, Koji
    Lee, Kang-Wook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (07) : 2912 - 2918
  • [6] Oxide-Oxide Thermocompression Direct Bonding Technologies with Capillary Self-Assembly for Multichip-to-Wafer Heterogeneous 3D System Integration
    Fukushima, Takafumi
    Hashiguchi, Hideto
    Yonekura, Hiroshi
    Kino, Hisashi
    Murugesan, Mariappan
    Bea, Ji-Chel
    Lee, Kang-Wook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. MICROMACHINES, 2016, 7 (10)
  • [7] Reconfigured-Wafer-to-Wafer 3-D Integration Using Parallel Self-Assembly of Chips With Cu-SnAg Microbumps and a Nonconductive Film
    Fukushima, Takafumi
    Bea, Jichoel
    Kino, Hisashi
    Nagai, Chisato
    Murugesan, Mariappan
    Hashiguchi, Hideto
    Lee, Kang-Wook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 533 - 539
  • [8] Multichip Self-Assembly Technology for Advanced Die-to-Wafer 3-D Integration to Precisely Align Known Good Dies in Batch Processing
    Fukushima, Takafumi
    Iwata, Eiji
    Ohara, Yuki
    Murugesan, Mariappan
    Bea, Jichoel
    Lee, Kangwook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (12): : 1873 - 1884
  • [9] Multichip-to-Wafer Three-Dimensional Integration Technology Using Chip Self-Assembly With Excimer Lamp Irradiation
    Fukushima, Takafumi
    Iwata, Eiji
    Ohara, Yuki
    Murugesan, Mariappan
    Bea, Jichoel
    Lee, Kangwook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (11) : 2956 - 2963
  • [10] High-Thermoresistant Temporary Bonding Technology for Multichip-to-Wafer 3-D Integration With Via-Last TSVs
    Hashiguchi, Hideto
    Fukushima, Takafumi
    Murugesan, Mariappan
    Kino, Hisashi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (01): : 181 - 188