A comparison of SEU tolerance in high-speed SiGe HBT digital logic designed with multiple circuit architectures

被引:28
|
作者
Niu, GF [1 ]
Krithivasan, R
Cressler, JD
Riggs, PA
Randall, BA
Marshall, PW
Reed, RA
Gilbert, B
机构
[1] Auburn Univ, Dept Elect Commun Engn, Auburn, AL 36849 USA
[2] Mayo Fdn, Rochester, MN 55905 USA
[3] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
关键词
charge collection; circuit modeling; current-mode logic; heterojunction bipolar transistor (HBT); SiGe; single event effects;
D O I
10.1109/TNS.2002.805390
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single-event upset (SEU) responses of three D flip-flop circuits, including two unhardened, and one current-sharing hardened (CSH) circuit, are examined using device and circuit simulation. The circuit that implements the conventional D flip-flop logic using standard bipolar NAND gates shows much better SEU performance than the other two. Cross coupling at transistor level in the storage cell of the other two circuits increases their vulnerability to SEU. The observed differences are explained by analyzing the differential output of the emitter coupled pair being hit. These results suggest a potential path for achieving sufficient SEU tolerance in high-speed SiGe heterojunction bipolar transistor (HBT) digital logic for many space applications.
引用
收藏
页码:3107 / 3114
页数:8
相关论文
共 50 条
  • [21] UNDERSTANDING THE HIGH-SPEED DIGITAL LOGIC SIGNAL
    DAVIDSON, M
    COMPUTER DESIGN, 1982, 21 (11): : 79 - 82
  • [22] HIGH-SPEED DIGITAL LOGIC FOR SATELLITE COMMUNICATIONS
    GABBARD, OG
    ELECTRO-TECHNOLOGY, 1969, 83 (04): : 59 - &
  • [23] Complex SEU signatures in high-speed analog-to-digital conversion
    Heidergott, WF
    Ladbury, R
    Marshall, PW
    Buchner, S
    Campbell, AB
    Reed, RA
    Hockmuth, J
    Kha, N
    Hammond, C
    Seidleck, C
    Assad, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 1828 - 1832
  • [24] HIGH-SPEED TRIGGERED DCVS LOGIC CIRCUIT.
    Griffin, W.R.
    Heller, L.G.
    IBM technical disclosure bulletin, 1984, 27 (1 B): : 751 - 753
  • [25] HIGH-SPEED ARCHITECTURES FOR DIGITAL IMAGE-PROCESSING
    VENETSANOPOULOS, AN
    TY, KM
    LOUI, ACP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1987, 34 (08): : 887 - 896
  • [26] High-speed analog-to-digital converters in SiGe technologies
    Lee, Jaesik
    IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2007 IEEE CSIC SYMPOSIUM, TECHNOLOGY DIGEST, 2007, : 93 - 96
  • [27] High-Speed Comparator Architectures for Fast Binary Comparison
    Deb, Suman
    Chaudhury, Saurabh
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 454 - 457
  • [28] GAAS LOGIC - KEY TO HIGH-SPEED DIGITAL SYSTEMS
    LIECHTI, CA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (09) : 1209 - 1209
  • [29] LOGIC SYNTHESIS OF SOME HIGH-SPEED DIGITAL COMPARATORS
    NESENBERGS, M
    MOWERY, VO
    BELL SYSTEM TECHNICAL JOURNAL, 1959, 38 (01): : 19 - 44
  • [30] ANALYSIS AND CHARACTERIZATION OF BICMOS FOR HIGH-SPEED DIGITAL LOGIC
    GREENEICH, EW
    MCLAUGHLIN, KL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (02) : 558 - 565