A comparison of SEU tolerance in high-speed SiGe HBT digital logic designed with multiple circuit architectures

被引:28
作者
Niu, GF [1 ]
Krithivasan, R
Cressler, JD
Riggs, PA
Randall, BA
Marshall, PW
Reed, RA
Gilbert, B
机构
[1] Auburn Univ, Dept Elect Commun Engn, Auburn, AL 36849 USA
[2] Mayo Fdn, Rochester, MN 55905 USA
[3] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
关键词
charge collection; circuit modeling; current-mode logic; heterojunction bipolar transistor (HBT); SiGe; single event effects;
D O I
10.1109/TNS.2002.805390
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single-event upset (SEU) responses of three D flip-flop circuits, including two unhardened, and one current-sharing hardened (CSH) circuit, are examined using device and circuit simulation. The circuit that implements the conventional D flip-flop logic using standard bipolar NAND gates shows much better SEU performance than the other two. Cross coupling at transistor level in the storage cell of the other two circuits increases their vulnerability to SEU. The observed differences are explained by analyzing the differential output of the emitter coupled pair being hit. These results suggest a potential path for achieving sufficient SEU tolerance in high-speed SiGe heterojunction bipolar transistor (HBT) digital logic for many space applications.
引用
收藏
页码:3107 / 3114
页数:8
相关论文
共 10 条
[1]   Manufacturability demonstration of an integrated SiGe HBT technology for the analog and wireless marketplace [J].
Ahlgren, DC ;
Gilbert, M ;
Greenberg, D ;
Jeng, SJ ;
Malinowski, J ;
NguyenNgoc, D ;
Schonenberg, K ;
Stein, K ;
Groves, R ;
Walter, K ;
Hueckel, G ;
Colavito, D ;
Freeman, G ;
Sunderland, D ;
Harame, DL ;
Meyerson, B .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :859-862
[2]  
Lee T.H., 1998, DESIGN CMOS RADIO FR
[3]   Single event effects in circuit-hardened SiGe HBT logic at Gigabit per second data rates [J].
Marshall, PW ;
Carts, MA ;
Campbell, A ;
McMorrow, D ;
Buchner, S ;
Stewart, R ;
Randall, B ;
Gilbert, B ;
Reed, RA .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2669-2674
[4]   Modeling of single-event effects in circuit-hardened high-speed SiGe HBT logic [J].
Niu, GF ;
Krithivasan, R ;
Cressler, JD ;
Marshall, P ;
Marshall, C ;
Reed, R ;
Harame, DL .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) :1849-1854
[5]   Simulation of SEE-induced charge collection in UHV/CVD SiGeHBTs [J].
Niu, GF ;
Cressler, JD ;
Shoga, M ;
Jobe, K ;
Chu, P ;
Harame, DL .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2682-2689
[6]  
Rabaey JanM., 1996, DIGITAL INTEGRATED C
[7]   INVESTIGATION OF SINGLE-EVENT UPSET (SEU) IN AN ADVANCED BIPOLAR PROCESS [J].
ZOUTENDYK, JA ;
SECREST, EC ;
BERNDT, DF .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1988, 35 (06) :1573-1577
[8]  
5600260
[9]  
[No title captured]
[10]  
1997, MEDICI 4 0 2 D SEMIC