Planar double-gate SOI MOS devices:: Fabrication by wafer bonding over pre-patterned cavities and electrical characterization

被引:28
作者
Chung, T. M.
Olbrechts, B.
Sodervall, U.
Bengtsson, S.
Flandre, D.
Raskin, J. -P.
机构
[1] Univ Catholique Louvain, Microwave Lab, B-1348 Louvain, Belgium
[2] Univ Catholique Louvain, Microelect Lab, B-1348 Louvain, Belgium
[3] Chalmers, Dept Microtechnol & Nanosci, Gothenburg, Sweden
关键词
wafer bonding; CMOS process; planar double-gate MOSFET; silicon-on-insulator; volume inversion;
D O I
10.1016/j.sse.2007.01.017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel method for the fabrication of planar double-gate (DG) MOS devices is presented. Successfully fabricated single-gate and DG MOSFET devices on the same wafer have been fully characterized and their electrical performances compared. The planar DG devices were fabricated using wafer bonding over pre-patterned cavities. Preliminary electrical characterization results show that the built planar DG devices exhibit the expected theoretical performances. We will also show the flexibility of this method in fabricating other devices besides planar DG and the possibility of changing the various materials used for the buried insulator layer. It is demonstrated that this fabrication method is a very promising and viable method for future technology application in fabricating novel devices. (c) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:231 / 238
页数:8
相关论文
共 19 条
  • [1] Investigation of silicon-on-insulator (SOI) substrate preparation using the smart-cut™ process
    Chao, DS
    Shu, DY
    Hung, SB
    Hsieh, WY
    Tsai, M
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2005, 237 (1-2) : 197 - 202
  • [2] CHUNG TM, 2005, INT J NANOSCI WORLD, V5
  • [3] COLINGE JP, 1997, SILICON INSULATOR TE, P203
  • [4] de Beaumont C., 2006, P EUROSCI 2006 GREN, P123
  • [5] GUARINI KW, 2001, INT EL DEV IEDM DEC, DOI UNSP 19.2.1-19.2.4
  • [6] Thin film sputtered silicon for silicon wafer bonding applications
    Hurley, RE
    Gamble, HS
    [J]. VACUUM, 2003, 70 (2-3) : 131 - 140
  • [7] KALLENDER P, EE TIMES
  • [8] KILCHYTSKA V, 2003, 203 EL SOC P S SOI T, P225
  • [9] KRANTI A, 2003, INT C NAN SCI TECHN, P88
  • [10] Effect of surface treatment on wafer direct bonding process
    Lai, SI
    Lin, HY
    Hu, CT
    [J]. MATERIALS CHEMISTRY AND PHYSICS, 2004, 83 (2-3) : 265 - 272