Postbond Test of Through-Silicon Vias With Resistive Open Defects

被引:8
作者
Rodriguez-Montanes, Rosa [1 ]
Arumi, Daniel [1 ]
Figueras, Joan [1 ]
机构
[1] Univ Politecn Cataluna, Dept Elect Engn, Barcelona 08208, Spain
关键词
Through-silicon vias; Inverters; Testing; Threshold voltage; Delays; Integrated circuit interconnections; Design for testability; duty cycle (DC); resistive open defect; three-dimensional integrated circuit (3-D IC); through-silicon via (TSV); TSV testing; INTEGRATED-CIRCUITS; DELAY TEST; TSV; ARCHITECTURE;
D O I
10.1109/TVLSI.2019.2925971
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon vias (TSVs) technology has attracted industry interest as a way to achieve high bandwidth, and short interconnect delays in nanometer three-dimensional integrated circuits (3-D ICs). However, TSVs are critical elements susceptible to undergoing defects at steps, such as fabrication and bonding or during their lifetime. Resistive open defects have become one of the most frequent failure mechanisms affecting TSVs. They include microvoids, underfilling, misalignment, pinholes in the oxide, or misalignment during bonding, among others. Although considerable research effort has been made to improve the coverage of TSV testing, little attention has been paid to weak (resistive) open defects causing small delays. In this work, a postbond oscillation test strategy to detect such small delay defects is proposed. Variations in the duty cycle of transmitted signals after unbalanced logic gates are shown to help in the detection of weak open defects in TSVs. HSPICE simulations, including process parameter variations, have been considered, and results show the effectiveness of the method in the detection of weak open defects above 1 k Omega. Experimental work on a 65-nm IC also corroborates the detection capability of the proposal.
引用
收藏
页码:2596 / 2607
页数:12
相关论文
共 35 条
[11]  
ITRS, 2013, ED INT TECHN ROADM S
[12]   Through Silicon Via (TSV) Defect Modeling, Measurement, and Analysis [J].
Jung, Daniel H. ;
Kim, Youngwoo ;
Kim, Jonghoon J. ;
Kim, Heegon ;
Choi, Sumin ;
Song, Yoon-Ho ;
Bae, Hyun-Cheol ;
Choi, Kwang-Seong ;
Piersanti, Stefano ;
de Paulis, Francesco ;
Orlandi, Antonio ;
Kim, Joungho .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (01) :138-152
[13]   Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs [J].
Katti, Guruprasad ;
Stucchi, Michele ;
De Meyer, Kristin ;
Dehaene, Wim .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (01) :256-262
[14]  
Kim J, 2011, IEEE C ELECTR PERFOR, P243, DOI 10.1109/EPEPS.2011.6100237
[15]   Test Challenges for 3D Integrated Circuits [J].
Lee, Hsien-Hsin S. ;
Chakrabarty, Krishnendu .
IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05) :26-35
[16]  
Lee YW, 2016, INT SOC DESIGN CONF, P129, DOI 10.1109/ISOCC.2016.7799724
[17]  
Lewis D., 2007, PROC IEEE INT TEST C, P1
[18]   Parametric Delay Test of Post-Bond Through-Silicon Vias in 3-D ICs via Variable Output Thresholding Analysis [J].
Lin, Yu-Hsiang ;
Huang, Shi-Yu ;
Tsai, Kun-Han ;
Cheng, Wu-Tung ;
Sunter, Stephen ;
Chou, Yung-Fa ;
Kwai, Ding-Ming .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (05) :737-747
[19]   Comparing Through-Silicon-Via (TSV) Void/Pinhole Defect Self-Test Methods [J].
Lou, Yi ;
Yan, Zhuo ;
Zhang, Fan ;
Franzon, Paul D. .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01) :27-38
[20]  
Marinissen EJ, 2010, DES AUT TEST EUROPE, P1689