A Low Power, High Dynamic Range and Area Efficient Cyclic On-Chip Delay Measurement Architecture

被引:0
作者
Krishnamurthy, R. [1 ]
Hashmi, M. S. [1 ]
机构
[1] Indraprastha Inst Informat Technol Delhi, New Delhi 110020, India
来源
2014 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM) | 2014年
关键词
TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a crossover based delay mechanism accompanied with a circular vernier delay line architecture is proposed to measure path delays. Measurement of propagation delays on critical path with an on-chip circuit has the potential of detecting small delay defects even when the integrated circuit is in operation. The new architecture drastically reduces the count of delay stages to achieve a large measurement range without reducing the measurement resolution. It achieves a maximum range of 100ns at 5M samples/s with a resolution of 10ps, while consuming 8.21mW power and has an area of.023mm(2) in 180nm CMOS technology.
引用
收藏
页码:64 / 67
页数:4
相关论文
共 9 条
  • [1] Alahdab S, 2013, MIDWEST SYMP CIRCUIT, P828, DOI 10.1109/MWSCAS.2013.6674777
  • [2] A PVT insensitive vernier-based time-to-digital converter with extended input range and high accuracy
    Chen, Poki
    Chen, Chun-Chi
    Zheng, Jia-Chi
    Shen, You-Sheng
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (02) : 294 - 302
  • [3] A new cycle-time-to-digital converter with two level conversion scheme
    Huang, Hong-Yi
    Wu, Sheng-Da
    Tsai, Yi-Jui
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2160 - +
  • [4] Kim M., ESSCIRC ESSCIRC 2013, P311
  • [5] Krishnamurthy R, 2013, COMM COM INF SC, V382, P49
  • [6] Lamech C, 2011, ICCAD-IEEE ACM INT, P170, DOI 10.1109/ICCAD.2011.6105322
  • [7] A High-Precision On-Chip Path Delay Measurement Architecture
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (09) : 1565 - 1577
  • [8] An all-digital high-precision built-in delay time measurement circuit
    Tsai, Ming-Chien
    Cheng, Ching-Hwa
    Yang, Chiou-Mao
    [J]. 26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 249 - 254
  • [9] Zhang YB, 2012, ASIA S PACIF DES AUT, P169, DOI 10.1109/ASPDAC.2012.6164939