共 9 条
- [1] Alahdab S, 2013, MIDWEST SYMP CIRCUIT, P828, DOI 10.1109/MWSCAS.2013.6674777
- [3] A new cycle-time-to-digital converter with two level conversion scheme [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2160 - +
- [4] Kim M., ESSCIRC ESSCIRC 2013, P311
- [5] Krishnamurthy R, 2013, COMM COM INF SC, V382, P49
- [6] Lamech C, 2011, ICCAD-IEEE ACM INT, P170, DOI 10.1109/ICCAD.2011.6105322
- [8] An all-digital high-precision built-in delay time measurement circuit [J]. 26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 249 - 254
- [9] Zhang YB, 2012, ASIA S PACIF DES AUT, P169, DOI 10.1109/ASPDAC.2012.6164939