Wafer Map Defect Patterns Classification using Deep Selective Learning

被引:44
作者
Alawieh, Mohamed Baker [1 ]
Boning, Duane [2 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, ECE Dept, Austin, TX 78712 USA
[2] MIT, EECS Dept, 77 Massachusetts Ave, Cambridge, MA 02139 USA
来源
PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2020年
基金
美国国家科学基金会;
关键词
D O I
10.1109/dac18072.2020.9218580
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the continuous drive toward integrated circuits scaling, efficient yield analysis is becoming more crucial yet more challenging. In this paper, we propose a novel methodology for wafer map defect pattern classification using deep selective learning. Our proposed approach features an integrated reject option where the model chooses to abstain from predicting a class label when misclassification risk is high. Thus, providing a trade-off between prediction coverage and misclassification risk. This selective learning scheme allows for new defect class detection, concept shift detection, and resource allocation. Besides, and to address the class imbalance problem in the wafer map classification, we propose a data augmentation framework built around a convolutional auto-encoder model for synthetic sample generation. The efficacy of our proposed approach is demonstrated on the WM-811k industrial dataset where it achieves 94% accuracy under full coverage and 99% with selective learning while successfully detecting new defect types.
引用
收藏
页数:6
相关论文
共 22 条
[1]   Identifying Wafer-Level Systematic Failure Patterns via Unsupervised Learning [J].
Alawieh, Mohamed Baker ;
Wang, Fa ;
Li, Xin .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (04) :832-844
[2]  
Alawieh MB, 2016, IEEE INT SYMP CIRC S, P910, DOI 10.1109/ISCAS.2016.7527389
[3]  
[Anonymous], 2016, INT ROADMAP DEVICES
[4]  
[Anonymous], 2013, The Cross -Entropy Method: A Unified Approach to Combinatorial Optimization, Monte -Carlo Simulation, and Machine Learning
[5]   A neural-network approach to recognize defect spatial pattern in semiconductor fabrication [J].
Chen, FL ;
Liu, SF .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (03) :366-373
[6]   A system for online detection and classification of wafer bin map defect patterns for manufacturing intelligence [J].
Chien, Chen-Fu ;
Hsu, Shao-Chung ;
Chen, Ying-Jen .
INTERNATIONAL JOURNAL OF PRODUCTION RESEARCH, 2013, 51 (08) :2324-2338
[7]  
Chow Chi-Keung, 1957, IRE Transactions on Electronic Computers, P247, DOI DOI 10.1109/TEC.1957.5222035
[8]  
El-Yaniv R, 2010, J MACH LEARN RES, V11, P1605
[9]  
Geifman Y., 2019, INT C MACH LEARN ICM
[10]   Reducing the dimensionality of data with neural networks [J].
Hinton, G. E. ;
Salakhutdinov, R. R. .
SCIENCE, 2006, 313 (5786) :504-507