A Front-End Electronics Prototype Based on Gigabit Ethernet for the ATLAS Small-Strip Thin Gap Chamber

被引:5
作者
Hu, Kun [1 ]
Lu, Houbing [1 ,2 ]
Wang, Xu [1 ]
Li, Feng [1 ]
Wang, Xinxin [1 ]
Geng, Tianru [1 ]
Yang, Hang [1 ]
Liu, Shengquan [1 ,3 ]
Han, Liang [1 ]
Jin, Ge [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
[2] Hefei Elect Engn Inst, Hefei 230037, Peoples R China
[3] Univ Sci & Technol China, Dept Modern Phys, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
ATLAS strip thin gap chamber (sTGC) trigger electronics; field-programmable gate array (FPGA); front-end electronics; gigabit Ethernet transceiver;
D O I
10.1109/TNS.2017.2682188
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A front-end electronics prototype for the ATLAS small-strip Thin Gap Chamber (sTGC) based on gigabit Ethernet has been developed. The prototype is designed to read out signals of pads, wires, and strips of the sTGC detector. The prototype includes two VMM2 chips developed to read out the signals of the sTGC, a Xilinx Kintex-7 field-programmable gate array (FPGA) used for the VMM2 configuration and the events storage, and a gigabit Ethernet transceiver PHY chip for interfacing with a computer. The VMM2 chip is designed for the readout of the Micromegas detector and sTGC detector, which is composed of 64 linear front-end channels. Each channel integrates a charge-sensitive amplifier, a shaper, several analog-to-digital converters, and other digital functions. For a bunch-crossing interval of 25 ns, events are continuously read out by the FPGA and forwarded to the computer. The interface between the computer and the prototype has been measured to reach an error-free rate of 900 Mb/s, therefore making a very effective use of the available bandwidth. Additionally, the computer can control several prototypes of this kind simultaneously via the Ethernet interface. At present, the prototype will be used for the sTGC performance test. The features of the prototype are described in detail.
引用
收藏
页码:1232 / 1237
页数:6
相关论文
共 10 条
[1]  
[Anonymous], 2012, 8023 IEEE, V802
[2]  
[Anonymous], 2012, 2012 INT JT C NEUR N, DOI DOI 10.1109/HPCA.2012.6169027
[3]  
ATLAS Collaboration, 2008, JINST, V3
[4]  
ATLAS Collaboration, 1995, CERNLHCC2013006 ATLA
[5]   VMM1-An ASIC for Micropattern Detectors [J].
De Geronimo, Gianluigi ;
Fried, Jack ;
Li, Shaorui ;
Metcalfe, Jessica ;
Nambiar, Neena ;
Vernon, Emerson ;
Polychronakos, Venetios .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (03) :2314-2321
[6]   The Improved Design of Multi-channel Thin Gap Chamber Simulation Signal Source for the ATLAS Detector Upgrade [J].
Hu Kun ;
Lu Hou-Bing ;
Wang Xu ;
Li Feng ;
Han Liang ;
Jin Ge .
CHINESE PHYSICS LETTERS, 2015, 32 (08)
[7]   Note: The design of thin gap chamber simulation signal source based on field programmable gate array [J].
Hu, Kun ;
Lu, Houbing ;
Wang, Xu ;
Li, Feng ;
Liang, Futian ;
Jin, Ge .
REVIEW OF SCIENTIFIC INSTRUMENTS, 2015, 86 (01)
[8]   A THIN MULTIWIRE CHAMBER OPERATING IN THE HIGH MULTIPLICATION MODE [J].
MAJEWSKI, S ;
CHARPAK, G ;
BRESKIN, A ;
MIKENBERG, G .
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH, 1983, 217 (1-2) :265-271
[9]  
Xiaofan Lu, 2010, 2010 International Conference on Computer, Mechatronics, Control and Electronic Engineering (CMCE 2010), P486, DOI 10.1109/CMCE.2010.5610462
[10]  
Xing W., 2010, P 2 INT WORKSH ED TE, V1, P762