FIR Filter Implementation on FPGA Using MCM Design Technique

被引:0
|
作者
Trimale, Manish B. [1 ]
Chilveri, Purushottam G. [2 ]
机构
[1] SPPU, SKNCOE, Pune, Maharashtra, India
[2] SPPU, SKNCOE, Dept Elect & Telecommun, Pune, Maharashtra, India
关键词
FIR filter; Reconfigurable FIR Architecture; Digital Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite Impulse Response (FIR) Filter is filtering whose impulse response is of finite duration. A Higher order of FIR filter is required for meeting precise frequency specification in several digital signal processing applications. But the number of additions and multiplications increase linearly with filter length leading to computational complexity. So a less complex Multiple Constant Multiplication design techniques are used for designing FIR filter in which given input is multiplied with the set of constants. It basically reduces the number of additions required for realization of multiplication. Thus it is suitable for large order FIR filter with fixed coefficients. Block processing along with transpose form of FIR filter is used to support pipelining and higher sampling rate. Power efficient Spartan 6 FPGA logic family is used for hardware implementation. Thus implemented structure provides an area and power efficient high-performance design of FIR filter with reduced computational complexity for both fixed and reconfigurable application.
引用
收藏
页码:213 / 217
页数:5
相关论文
共 50 条
  • [41] Efficient fir filter architecture using fpga
    Jameil A.K.
    Ahmed Y.A.
    Albawi S.
    Recent Advances in Computer Science and Communications, 2020, 13 (01) : 91 - 98
  • [42] A proficient design of hybrid synchronous and asynchronous digital FIR filter using FPGA
    Paulchamybalaiah
    Vennila, Ila
    International Journal of Computer Science Issues, 2012, 9 (4 4-1): : 395 - 404
  • [43] Design and Analysis of Linear Phase FIR Filter in FPGA using PSO Algorithm
    Shaikh, Faiza
    Kalwar, Imtiaz Hussain
    Memon, T. D.
    Sheikh, Shoaib
    2017 6TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2017, : 275 - 278
  • [44] Design of Reconfigurable FIR Filter System Based on FPGA
    Xu Guo-sheng
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4669 - 4674
  • [45] The optimized design of FIR digital filter based on FPGA
    Zhang, Hongwei
    Duan, Xinwen
    MATERIAL SCIENCE, CIVIL ENGINEERING AND ARCHITECTURE SCIENCE, MECHANICAL ENGINEERING AND MANUFACTURING TECHNOLOGY II, 2014, 651-653 : 916 - 919
  • [46] FPGA BASED PARTIAL RECONFIGURABLE FIR FILTER DESIGN
    Rani, J. Sheeba
    Phalghun, Sai C.
    SOUVENIR OF THE 2014 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2014, : 789 - 792
  • [47] Dynamically Reconfigurable FIR Filter Design Based on FPGA
    Zhao, Guangquan
    Ge, Qiangqiang
    Zhang, Yigang
    2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2015, : 1631 - 1635
  • [48] FPGA Design and Implementation of Gaussian filter
    Yang, Zhihui
    Zhou, Gang
    MIPPR 2015: MULTISPECTRAL IMAGE ACQUISITION, PROCESSING, AND ANALYSIS, 2015, 9811
  • [49] Implementation of a FIR filter by using CPLD
    Ling, C.
    Liu, R.
    Lin, X.
    Huaqiao Daxue Xuebao/Journal of Huaqiao University, 2001, 22 (01): : 76 - 79
  • [50] Efficient Design and Implementation of Multiplierless FIR Filter
    Dangra, Komal H.
    Gawande, G. S.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,