FIR Filter Implementation on FPGA Using MCM Design Technique

被引:0
|
作者
Trimale, Manish B. [1 ]
Chilveri, Purushottam G. [2 ]
机构
[1] SPPU, SKNCOE, Pune, Maharashtra, India
[2] SPPU, SKNCOE, Dept Elect & Telecommun, Pune, Maharashtra, India
关键词
FIR filter; Reconfigurable FIR Architecture; Digital Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite Impulse Response (FIR) Filter is filtering whose impulse response is of finite duration. A Higher order of FIR filter is required for meeting precise frequency specification in several digital signal processing applications. But the number of additions and multiplications increase linearly with filter length leading to computational complexity. So a less complex Multiple Constant Multiplication design techniques are used for designing FIR filter in which given input is multiplied with the set of constants. It basically reduces the number of additions required for realization of multiplication. Thus it is suitable for large order FIR filter with fixed coefficients. Block processing along with transpose form of FIR filter is used to support pipelining and higher sampling rate. Power efficient Spartan 6 FPGA logic family is used for hardware implementation. Thus implemented structure provides an area and power efficient high-performance design of FIR filter with reduced computational complexity for both fixed and reconfigurable application.
引用
收藏
页码:213 / 217
页数:5
相关论文
共 50 条
  • [31] Optimized Design of FIR Filter Based on FPGA
    Fu, Qihui
    Zhang, Guoqin
    Wu, Xiushan
    Yan, Shubin
    2020 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING, 2020, 1626
  • [32] Low Power FIR Filter implementation on FPGA using Parallel Distributed Arithmetic
    Khan, Shaheen
    Jaffery, Zainul Abdin
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [33] Design and Implementation of SORIGA-optimized Powers-oftwo FIR Filter on FPGA
    Chandra, Abhijit
    Chattopadhyay, Sudipta
    Ghosh, Beetan
    2014 AASRI CONFERENCE ON CIRCUIT AND SIGNAL PROCESSING (CSP 2014), 2014, 9 : 51 - 56
  • [34] Wireless Sensor Network Specific Low Power FIR Filter Design and Implementation on FPGA
    Bhat, Deepshikha
    Kaur, Amanpreet
    Singh, Sunny
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1534 - 1536
  • [35] Design and implementation of a reconfigurable FIR filter
    Chen, KH
    Chiueh, TD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 205 - 208
  • [36] Design of Band-pass FIR Filter using Improved Sine Cosine Algorithm and its Implementation on FPGA
    Sikder, Arya
    Bhattacharjee, Pranabesh
    Chowdhury, Suman
    Dhabal, Supriya
    Verikateswaran, Palaniandavar
    PROCEEDINGS OF 2019 IEEE REGION 10 SYMPOSIUM (TENSYMP), 2019, : 310 - 315
  • [37] FIR LOW-PASS FILTER DESIGN USING PARAMETRIC FILTER TECHNIQUE
    SHIDA, S
    FUSHIMI, S
    TSUCHIYA, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1984, 31 (05): : 447 - 452
  • [38] FPGA implementation of FIR filter using 2-bit parallel distributed arithmetic
    Jeng, SS
    Chang, SM
    Lan, BS
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (05) : 1280 - 1282
  • [39] The practicability of adaptive FIR digital filter implementation with FPGA circuits
    Osebik, D
    Babi, R
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2002, 32 (03): : 157 - 166
  • [40] FPGA implementation of FIR filter using M-bit parallel distributed arithmetic
    Jeng, Shiann-Shiun
    Lin, Hsing-Chen
    Chang, Shu-Ming
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 875 - 878