FIR Filter Implementation on FPGA Using MCM Design Technique

被引:0
|
作者
Trimale, Manish B. [1 ]
Chilveri, Purushottam G. [2 ]
机构
[1] SPPU, SKNCOE, Pune, Maharashtra, India
[2] SPPU, SKNCOE, Dept Elect & Telecommun, Pune, Maharashtra, India
关键词
FIR filter; Reconfigurable FIR Architecture; Digital Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite Impulse Response (FIR) Filter is filtering whose impulse response is of finite duration. A Higher order of FIR filter is required for meeting precise frequency specification in several digital signal processing applications. But the number of additions and multiplications increase linearly with filter length leading to computational complexity. So a less complex Multiple Constant Multiplication design techniques are used for designing FIR filter in which given input is multiplied with the set of constants. It basically reduces the number of additions required for realization of multiplication. Thus it is suitable for large order FIR filter with fixed coefficients. Block processing along with transpose form of FIR filter is used to support pipelining and higher sampling rate. Power efficient Spartan 6 FPGA logic family is used for hardware implementation. Thus implemented structure provides an area and power efficient high-performance design of FIR filter with reduced computational complexity for both fixed and reconfigurable application.
引用
收藏
页码:213 / 217
页数:5
相关论文
共 50 条
  • [21] AN OPTIMAL SAW FILTER DESIGN USING FIR DESIGN TECHNIQUE
    MORIMOTO, M
    KOBAYASHI, K
    HIBINO, M
    IEEE TRANSACTIONS ON SONICS AND ULTRASONICS, 1981, 28 (05): : 391 - 391
  • [22] Implementation of a Frequency FIR Filter as 2D-FIR Filter Based on FPGA
    Fakharian, Ahmad
    Badr, Saeed
    Abdi, Mohsen
    2015 AI & ROBOTICS (IRANOPEN), 2015,
  • [23] Efficient FPGA implementation of sharp FIR filters using the FRM technique
    Li, Shuguo
    Zhang, Jian
    IEICE ELECTRONICS EXPRESS, 2009, 6 (23): : 1656 - 1662
  • [24] FPGA Implementation of Matrix Decomposition Based FIR Filter
    Wang, Hao
    Yan, Jianyang
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 374 - 377
  • [25] The Implementation methods of High Speed FIR Filter on FPGA
    Li, Ying
    Peng, Chungan
    Yu, Dunshan
    Zhang, Xing
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2208 - 2211
  • [26] FPGA Based Implementation of FIR Filter for FOFDM Waveform
    Shahbaz, Muhammad Matcen
    Wakeel, Aasim
    Junaid-ur-Rehman
    Khan, Bahram
    2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND DIGITAL SYSTEMS (C-CODE), 2019, : 226 - 230
  • [27] Implementation of Energy Efficient FIR Gaussian Filter on FPGA
    Anand, Vatsala
    Kaur, Amanpreet
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 431 - 435
  • [28] EFFICIENT FIR FILTER ARCHITECTURES SUITABLE FOR FPGA IMPLEMENTATION
    EVANS, JB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (07): : 490 - 493
  • [29] FPGA hardware implementation of an RNS FIR digital filter
    Kaluri, K
    Leong, WF
    Tan, KH
    Johnson, L
    Soderstrand, M
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1340 - 1344
  • [30] Distributed arithmetic for FIR filter design on FPGA
    Wang, Sen
    Bin, Tang
    Zhu, Jun
    2007 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS; VOL 2: SIGNAL PROCESSING, COMPUTATIONAL INTELLIGENCE, CIRCUITS AND SYSTEMS, 2007, : 620 - +