FIR Filter Implementation on FPGA Using MCM Design Technique

被引:0
作者
Trimale, Manish B. [1 ]
Chilveri, Purushottam G. [2 ]
机构
[1] SPPU, SKNCOE, Pune, Maharashtra, India
[2] SPPU, SKNCOE, Dept Elect & Telecommun, Pune, Maharashtra, India
来源
2017 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, CONTROLS, AND COMMUNICATIONS (CCUBE) | 2017年
关键词
FIR filter; Reconfigurable FIR Architecture; Digital Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite Impulse Response (FIR) Filter is filtering whose impulse response is of finite duration. A Higher order of FIR filter is required for meeting precise frequency specification in several digital signal processing applications. But the number of additions and multiplications increase linearly with filter length leading to computational complexity. So a less complex Multiple Constant Multiplication design techniques are used for designing FIR filter in which given input is multiplied with the set of constants. It basically reduces the number of additions required for realization of multiplication. Thus it is suitable for large order FIR filter with fixed coefficients. Block processing along with transpose form of FIR filter is used to support pipelining and higher sampling rate. Power efficient Spartan 6 FPGA logic family is used for hardware implementation. Thus implemented structure provides an area and power efficient high-performance design of FIR filter with reduced computational complexity for both fixed and reconfigurable application.
引用
收藏
页码:213 / 217
页数:5
相关论文
共 9 条