FIR Filter Implementation on FPGA Using MCM Design Technique

被引:0
|
作者
Trimale, Manish B. [1 ]
Chilveri, Purushottam G. [2 ]
机构
[1] SPPU, SKNCOE, Pune, Maharashtra, India
[2] SPPU, SKNCOE, Dept Elect & Telecommun, Pune, Maharashtra, India
关键词
FIR filter; Reconfigurable FIR Architecture; Digital Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite Impulse Response (FIR) Filter is filtering whose impulse response is of finite duration. A Higher order of FIR filter is required for meeting precise frequency specification in several digital signal processing applications. But the number of additions and multiplications increase linearly with filter length leading to computational complexity. So a less complex Multiple Constant Multiplication design techniques are used for designing FIR filter in which given input is multiplied with the set of constants. It basically reduces the number of additions required for realization of multiplication. Thus it is suitable for large order FIR filter with fixed coefficients. Block processing along with transpose form of FIR filter is used to support pipelining and higher sampling rate. Power efficient Spartan 6 FPGA logic family is used for hardware implementation. Thus implemented structure provides an area and power efficient high-performance design of FIR filter with reduced computational complexity for both fixed and reconfigurable application.
引用
收藏
页码:213 / 217
页数:5
相关论文
共 50 条
  • [1] Design and implementation of bit-serial FIR filter using FPGA
    Dawoud, DS
    Zibani, I
    CCCT 2003, VOL 5, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: II, 2003, : 175 - 180
  • [2] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [3] Design and implementation of efficient FIR filter based on FPGA
    Jiang, Li-Ping
    Tan, Xue-Qin
    Wang, Jian-Xin
    Nanjing Li Gong Daxue Xuebao/Journal of Nanjing University of Science and Technology, 2007, 31 (01): : 125 - 128
  • [4] Design and Implementation of FIR Lattice Filter using Floating Point Arithmetic In FPGA
    Bharade, Prasad
    Joshi, Yashwant
    Manthalkar, Ratuchandra
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 598 - 603
  • [5] Real-Time FPGA Implementation of FIR Filter Using OpenCL Design
    Iman Firmansyah
    Yoshiki Yamaguchi
    Journal of Signal Processing Systems, 2022, 94 : 117 - 129
  • [6] Design and FPGA Implementation of Sequential Digital FIR Filter using Microprogrammed Controller
    Qasim, Syed Manzoor
    BenSaleh, Mohammed S.
    Bahaidarah, Mazen
    AlObaisi, Hesham
    AlSharif, Tariq
    AlZahrani, Mosab
    AlOnazi, Hani
    IV INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS 2012 (ICUMT), 2012, : 1002 - 1005
  • [7] Real-Time FPGA Implementation of FIR Filter Using OpenCL Design
    Firmansyah, Iman
    Yamaguchi, Yoshiki
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (01): : 117 - 129
  • [8] FPGA Implementation of Symmetric Systolic FIR Filter using Multi-channel Technique
    Datta, Debarshi
    Akhtar, Sahil
    Dutta, Himadri Sekhar
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 225 - 228
  • [9] Design and Implementation of a Scalable and Efficient FIR Filter Based on FPGA
    Zhang, Duoli
    Wang, Hao
    Song, Yukun
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 682 - 688
  • [10] FPGA design and implementation of TRNG architecture using ADPLL based on fir as loop filter
    Meitei, Huirem Bharat
    Kumar, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (01)