A 0.13-μm CMOS 6 Gb/s/pin Memory Transceiver Using Pseudo-Differential Signaling for Removing Common-Mode Noise Due to SSN

被引:15
作者
Ha, Kyung-Soo [1 ]
Kim, Lee-Sup [1 ]
Bae, Seung-Jun [2 ]
Park, Kwang-Il [2 ]
Choi, Joo Sun [2 ]
Jun, Young-Hyun [2 ]
Kim, Kinam [2 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Samsung Elect Co, DRAM Design, Memory Div, Hwasung City 445701, Gyeonggi Do, South Korea
关键词
DRAM interface; pseudo-differential signaling; simultaneous switching noise (SSN); single-ended signaling; transition-check circuit (TCC); DATA RECOVERY CIRCUIT; LOW-POWER; CLOCK; PHASE;
D O I
10.1109/JSSC.2009.2031527
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 6 Gb/s/pin transceiver for DRAM interfaces is implemented in a 0.13-mu m CMOS process. Pseudo-differential signaling to overcome problems of conventional single-ended signaling is proposed. In a conventional single-ended signaling, the reference signal from a transmitter is generally used to reduce the common-mode noise which is induced by simultaneous switching noise (SSN). However, as supply voltage becomes low and data rate increases, the reference signal reduces the voltage and timing margin of receiver inputs. The proposed transceiver uses the pseudo-differential signaling without the reference signal and encoding schemes using the relation between neighboring data are proposed to remove the reference signal. In the receiver, transition-check circuit (TCC) is used to convert encoded data into original data before encoding. The proposed pseudo-differential signaling increases the eye-opening of 1:2 demuxed outputs of the receiver by 65 ps. The transceiver dissipates 242.5 mW and its active area is 1.0 mm x 0.3 mm.
引用
收藏
页码:3146 / 3162
页数:17
相关论文
共 24 条
[11]  
Kho R., 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P134, DOI 10.1109/ISSCC.2009.4977344
[12]  
Kim BG, 2005, IEEE CUST INTEGR CIR, P325
[13]   A 16 Gb/s/Link, 64 GB/s Bidirectional Asymmetric Memory Interface [J].
Lee, Haechang ;
Chang, Kun-Yung Ken ;
Chun, Jung-Hoon ;
Wu, Ting ;
Frans, Yohan ;
Leibowitz, Brian ;
Nguyen, Nhat ;
Chin, T. J. ;
Kaviani, Kambiz ;
Shen, Jie ;
Shi, Xudong ;
Beyene, Wendemagegnehu T. ;
Li, Simon ;
Navid, Reza ;
Aleksic, Marko ;
Lee, Fred S. ;
Quan, Fredy ;
Zerbe, Jared ;
Perego, Rich ;
Assaderaghi, Fariborz .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1235-1247
[14]   A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology [J].
Lee, J ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2181-2190
[15]   A 12.5-Gb/s parallel phase detection clock and data recovery circuit in 0.13-μm CMOS [J].
Ohtomo, Yusuke ;
Nishimura, Kazuyoshi ;
Nogawa, Masafumi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) :2052-2057
[16]  
Partovi Hamid, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P136, DOI 10.1109/ISSCC.2009.4977345
[17]   A 10-gb/s CMOS clock and data recovery circuit with a half-rate linear phase detector [J].
Savoj, J ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :761-768
[18]  
Sedra A.S., 1982, Microelectronic Circuits
[19]   A semidigital dual delay-locked loop [J].
Sidiropoulos, S ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) :1683-1692
[20]   Multilevel differential encoding with precentering for high-speed parallel link transceiver [J].
Sim, JY ;
Namgoong, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) :1688-1694