A 0.13-μm CMOS 6 Gb/s/pin Memory Transceiver Using Pseudo-Differential Signaling for Removing Common-Mode Noise Due to SSN

被引:15
作者
Ha, Kyung-Soo [1 ]
Kim, Lee-Sup [1 ]
Bae, Seung-Jun [2 ]
Park, Kwang-Il [2 ]
Choi, Joo Sun [2 ]
Jun, Young-Hyun [2 ]
Kim, Kinam [2 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Samsung Elect Co, DRAM Design, Memory Div, Hwasung City 445701, Gyeonggi Do, South Korea
关键词
DRAM interface; pseudo-differential signaling; simultaneous switching noise (SSN); single-ended signaling; transition-check circuit (TCC); DATA RECOVERY CIRCUIT; LOW-POWER; CLOCK; PHASE;
D O I
10.1109/JSSC.2009.2031527
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 6 Gb/s/pin transceiver for DRAM interfaces is implemented in a 0.13-mu m CMOS process. Pseudo-differential signaling to overcome problems of conventional single-ended signaling is proposed. In a conventional single-ended signaling, the reference signal from a transmitter is generally used to reduce the common-mode noise which is induced by simultaneous switching noise (SSN). However, as supply voltage becomes low and data rate increases, the reference signal reduces the voltage and timing margin of receiver inputs. The proposed transceiver uses the pseudo-differential signaling without the reference signal and encoding schemes using the relation between neighboring data are proposed to remove the reference signal. In the receiver, transition-check circuit (TCC) is used to convert encoded data into original data before encoding. The proposed pseudo-differential signaling increases the eye-opening of 1:2 demuxed outputs of the receiver by 65 ps. The transceiver dissipates 242.5 mW and its active area is 1.0 mm x 0.3 mm.
引用
收藏
页码:3146 / 3162
页数:17
相关论文
共 24 条
[1]  
Bae S.-J., 2008, IEEE INT SOLID STATE, P278
[2]   An 80 nm 4 Gb/s/pin 32 bit 512 Mb GDDR4 graphics DRAM with low power and low noise data bus inversion [J].
Bae, Seung-Jun ;
Park, Kwang-Il ;
Ihm, Jeong-Don ;
Song, Ho-Young ;
Lee, Woo-Jin ;
Kim, Hyun-Jin ;
Kim, Kyoung-Ho ;
Park, Yoon-Sik ;
Park, Min-Sang ;
Lee, Hong-Kyong ;
Bang, Sam-Young ;
Moon, Gil-Shin ;
Hwang, Seok-Won ;
Cho, Young-Chul ;
Hwang, Sang-Jun ;
Kim, Dae-Hyun ;
Lim, Ji-Hoon ;
Kim, Jae-Sung ;
Kim, Sung-Hoon ;
Jang, Seong-Jin ;
Choi, Joo Sun ;
Jun, Young-Hyun ;
Kim, Kinam ;
Cho, Soo-In .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) :121-131
[3]   Postsocialist patronage: Expressions of resistance and loyalty [J].
Buck, Andrew D. .
STUDIES IN COMPARATIVE INTERNATIONAL DEVELOPMENT, 2006, 41 (03) :3-24
[4]   Phase and amplitude pre-emphasis techniques for low-power serial links [J].
Buckwalter, James F. ;
Meghelli, Mounir ;
Friedman, Daniel J. ;
Hajimiri, Ali .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1391-1399
[5]   Differential signaling with a reduced number of signal paths [J].
Carusone, A ;
Farzan, K ;
Johns, DA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (03) :294-300
[6]  
Dally W.J., 1998, Digital Systems Engineering
[7]  
HA K, 2009, IEEE ISSCC, P138
[8]   A 3.2-Gb/s Transceiver with a Quarter-Rate Linear Phase Detector reducing the phase offset [J].
Ha, Kyung-Soo ;
Kim, Lee-Sup .
2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, :217-220
[9]  
Hyung-Joon Chi, 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, P112
[10]   Low switching noise and load-adaptive output buffer design techniques [J].
Jou, SJ ;
Kuo, SH ;
Chiu, JT ;
Lin, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) :1239-1249