PMHLS 2.0: An Automated Optimization of Power Management During High-Level Synthesis

被引:0
作者
Macko, Dominik [1 ]
机构
[1] Slovak Univ Technol Bratislava, Fac Informat & Informat Technol, Bratislava, Slovakia
来源
PROCEEDINGS OF 2016 26TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS) | 2016年
关键词
design automation; high-level synthesis; low power; power management; specification; SYSTEM-LEVEL; TLM;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Design automation is very important in modern systems-on-chip development, complexity of which is ever growing. The most crucial issue in highly integrated systems is the increased power density and the corresponding temperature problems influencing reliability. Therefore, the power must be managed in such systems. Power management enables to implement various power-reduction techniques, such as power gating, multiple voltages, or voltage and frequency scaling. However, the automation of power-management design starts at the register-transfer level. Only the recent research begins to adopt power management at the system level of abstraction, which is increasingly used in the industry as a design starting point. In this paper, we propose an enhanced automation of the design process by using the optimized power-management high-level synthesis. This method transforms the system-level power-management specification to the traditionally used form at the register-transfer level. We have implemented this method to a tool called PMHLS, which automates the whole process. It uses optimization decisions to resolve some kinds of inconsistencies and thus makes the power management more efficient. This automation helps to reduce the number of human errors, potentially introduced by a designer during manual design. It also significantly speeds up the system development process. The benefits of the proposed method and the implemented design-automation tool are supported by the experimental results.
引用
收藏
页码:205 / 212
页数:8
相关论文
共 17 条
[1]  
Ahuja S., 2010, THESIS
[2]  
[Anonymous], 2013, 18012013 IEEE
[3]  
[Anonymous], 2011, INT TECHN ROADM SEM
[4]  
Bouhadiba T, 2013, DES AUT TEST EUROPE, P1609
[5]  
Giammarini M., 2011, 2011 18th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2011), P723, DOI 10.1109/ICECS.2011.6122376
[6]   TLM POWER3: Power Estimation Methodology for SystemC TLM 2.0 [J].
Greaves, David ;
Yasin, Mehboob .
MODELS, METHODS, AND TOOLS FOR COMPLEX CHIP DESIGN: SELECTED CONTRIBUTIONS FROM FDL 2012, 2014, 265 :53-68
[7]  
Karmann J, 2013, INT WORKS POW TIM, P45, DOI 10.1109/PATMOS.2013.6662154
[8]  
KEATING M, 2007, LOW POWER METHODOLOG
[9]  
Klein F, 2011, ELECTRONIC SYSTEM LEVEL DESIGN: AN OPEN-SOURCE APPROACH, P129, DOI 10.1007/978-1-4020-9940-3_8
[10]  
Lebreton Hugo, 2008, 2008 IEEE Computer Society Annual Symposium on VLSI, P463, DOI 10.1109/ISVLSI.2008.71