Mixed Full Adder topologies for high-performance low-power arithmetic circuits

被引:46
作者
Alioto, M.
Di Cataldo, G.
Palumbob, G.
机构
[1] Univ Siena, DII, I-53100 Siena, Italy
[2] Univ Catania, DIEES, I-95125 Catania, Italy
关键词
adders; circuit design; high speed; low power; VLSI; arithmetic CMOS circuits;
D O I
10.1016/j.mejo.2006.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the implementation of Full Adder chains by mixing different CMOS Full Adder topologies. The approach is based on cascading fast Transmission-Gate Full Adders interrupted by static gates having driving capability, such as inverters or Mirror Full Adders, thus exploiting the intrinsic low power consumption of such topologies. The obtained mixed-topology circuits are optimized in terms of delay by resorting to simple analytical models. Delay, power consumption and the Power-Delay Product (PDP) in both mixed-topology and traditional Full Adder chains were evaluated through post-layout Spectre simulations with a 0.35 mu m, 0.18 mu m and 90 nm CMOS technology considering different design targets, i.e., minimum power consumption, PDP, Energy-Delay Product (EDP) and delay. The results obtained show that the mixed-topology approach based on Mirror adders are capable of a very low power consumption (comparable to that of the low-power Transmission-Gate Full Adder) and a very high speed (comparable with or even greater than that of the very fast Dual-Rail Domino Full Adder). This also enables a high degree of design freedom, given that the same (mixed) topology can be used for a wide range of applications. This greater flexibility also affords a significant reduction in the design effort. (c) 2006 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 139
页数:10
相关论文
共 34 条
[1]   Circuit techniques for CMOS low-power high-performance multipliers [J].
AbuKhater, IS ;
Bellaouar, A ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (10) :1535-1546
[2]   Analysis and comparison on full adder block in submicron technology [J].
Alioto, M ;
Palumbo, G .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) :806-823
[3]  
[Anonymous], 1999, LOW VOLTAGE CMOS VLS
[4]  
[Anonymous], 2001, DESIGN HIGH PERFORMA
[5]   Signal transition time effect on CMOS delay evaluation [J].
Auvergne, D ;
Daga, JM ;
Rezzoug, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (09) :1362-1369
[6]  
Bellaouar A., 1995, Low-Power Digital VLSI Design Circuits and Systems, V1st
[7]  
Bernstein K., 1998, HIGH SPEED CMOS DESI
[8]   Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices [J].
Bisdounis, L ;
Nikolaidis, S ;
Koufopavlou, O .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :302-306
[9]  
Bui HT, 2002, IEEE T CIRCUITS-II, V49, P25, DOI 10.1109/82.996055
[10]  
Chandrakasan A.P., 1995, Low Power Digital CMOS Design