Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs

被引:417
作者
Katti, Guruprasad [1 ,2 ]
Stucchi, Michele [1 ]
De Meyer, Kristin [1 ,2 ]
Dehaene, Wim [1 ,2 ]
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Louvain, Belgium
关键词
Three-dimensional ICs; through silicon via (TSV); TSV lumped RLC model; INTEGRATED-CIRCUITS;
D O I
10.1109/TED.2009.2034508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional ICs provide a promising option to build high-performance compact SoCs by stacking one or more chips vertically. Through silicon vias (TSVs) form an integral component of the 3-D IC technology by enabling vertical interconnections in 3-D ICs. TSV resistance, inductance, and capacitance need to be modeled to determine their impact on the performance of a 3-D circuit. In this paper, the RLC parameters of the TSV are modeled as a function of physical parameters and material characteristics. Models are validated with the numerical simulators like Raphael and Sdevice and with experimental measurements. The TSV RLC model is applied to predict the resistance, inductance, and capacitances of small-geometry TSV architectures. Finally, this paper also proposes a simplified lumped TSV model that can be used to simulate 3-D circuits.
引用
收藏
页码:256 / 262
页数:7
相关论文
共 15 条
[1]  
[Anonymous], 2008, VIRT SPECTR CIRC SIM
[2]  
[Anonymous], P 14 TOP M EL PERF E
[3]  
[Anonymous], SENT DEV US GUID VER
[4]  
Cheng C., 2001, 2001 MICROELECTROMEC, P18
[5]   Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates [J].
Chow, EM ;
Chandrasekaran, V ;
Partridge, A ;
Nishida, T ;
Sheplak, M ;
Quate, CF ;
Kenny, TW .
JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2002, 11 (06) :631-640
[6]  
Goldfarb M.E., 1991, IEEE MICROWAVE GUIDE, V1, P135, DOI DOI 10.1109/75.91090
[7]   Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates [J].
Leung, LLW ;
Chen, KJ .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (08) :2472-2480
[8]  
Pucel R., 1985, GALLIUM ARSENIDE TEC, P216
[9]  
Rabaey J.M., 2003, PRENTICE HALL ELECT, V2
[10]   System-level performance evaluation of three-dimensional integrated circuits [J].
Rahman, A ;
Reif, R .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (06) :671-678