Characteristics of self-aligned gate-first Ge p- and n-channel MOSFETs using CVD HfO2 gate dielectric and Si surface passivation

被引:25
作者
Wu, Nan
Zhang, Qingchun
Balasubramanian, N.
Chan, Daniel S. H.
Zhu, Chunxiang
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, Singapore 119260, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
关键词
bias temperature instability (BTI); charge trapping; HfO2; germanium; high-kappa gate dielectrics; MOSFET;
D O I
10.1109/TED.2007.892358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The electrical properties of p- and n-MOS devices fabricated on germanium with metal-organic chemical-vapor-deposition HfO2 as gate dielectric and silicon passivation (SP) as surface treatment are extensively investigated. Surface treatment prior to high-kappa deposition is critical to achieve small gate leakage currents as well as small equivalent oxide thicknesses. The SP provides improved interface quality compared to the treatment of surface nitridation, particularly for the gate stacks on p-type substrate. Both Ge p- and n-MOSFETs with HfO2 gate dielectrics are demonstrated with SP. The measured hole mobility is 82% higher than that of the universal SiO2/Si system at high electric field (similar to 0.6 MV/cm), and about 61% improvement in peak electron mobility of Ge n-channel MOSFET over the CVD HfO2/Si System was achieved. Finally, bias temperature-instability (BTI) degradation of Ge MOSFETs is characterized in comparison with the silicon control devices. Less negative BTI degradation is observed in the Ge SP p-MOSFET than the silicon control devices due to the larger valence-band offset, while larger positive BTI degradation in the Ge SP n-MOSFET than the silicon control is characterized probably due to the low-processing temperature during the device fabrication.
引用
收藏
页码:733 / 741
页数:9
相关论文
共 30 条
[1]  
[Anonymous], 2004, INT TECHNOLOGY ROADM
[2]  
BAI WP, 2003, VLSI S, P121
[3]   SURFACE STATES AND RECTIFICATION AT A METAL SEMI-CONDUCTOR CONTACT [J].
BARDEEN, J .
PHYSICAL REVIEW, 1947, 71 (10) :717-727
[4]   Ultrathin Al2O3 and HfO2 gate dielectrics on surface-nitrided Ge [J].
Chen, JJH ;
Bojarczuk, NA ;
Shang, HL ;
Copel, M ;
Hannon, JB ;
Karasinski, J ;
Preisler, E ;
Banerjee, SK ;
Guha, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) :1441-1447
[5]  
Chui CO, 2002, IEEE ELECTR DEVICE L, V23, P473, DOI [10.1109/LED.2002.801319, 10.1009/LED.2002.801319]
[6]   Atomic layer deposition of high-κ dielectric for germanium MOS applications-substrate surface preparation [J].
Chui, CO ;
Kim, H ;
McIntyre, PC ;
Saraswat, KC .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (05) :274-276
[7]  
Cumpson PJ, 2000, SURF INTERFACE ANAL, V29, P403, DOI 10.1002/1096-9918(200006)29:6<403::AID-SIA884>3.0.CO
[8]  
2-8
[9]  
Cumpson PJ, 1997, SURF INTERFACE ANAL, V25, P430, DOI 10.1002/(SICI)1096-9918(199706)25:6<430::AID-SIA254>3.0.CO
[10]  
2-7