Clock Skew Scheduling for Soft-Error-Tolerant Sequential Circuits

被引:0
作者
Wu, Kai-Chiang [1 ]
Marculescu, Diana [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
来源
2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010) | 2010年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Soft errors have been a critical reliability concern in nano-scale integrated circuits, especially in sequential circuits where a latched error can be propagated for multiple clock cycles and affect more than one output, more than once. This paper presents an analytical methodology for enhancing the soft error tolerance of sequential circuits. By using clock skew scheduling, we propose to minimize the probability of unwanted transient pulses being latched and also prevent latched errors from propagating through sequential circuits repeatedly. The overall methodology is formulated as a piecewise linear programming problem whose optimal solution can be found by existing mixed integer linear programming solvers. Experiments reveal that 30-40% reduction in the soft error rate for a wide range of benchmarks can be achieved.
引用
收藏
页码:717 / 722
页数:6
相关论文
共 50 条
[21]   Synthesis of Nonzero clock Skew circuits [J].
Huang, Shih-Hsu ;
Nieh, Yow-Tyng .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) :961-976
[22]   A Soft-Error-Tolerant SAR ADC with Dual-Capacitor Sample-and-Hold Control for Sensor Systems [J].
Ro, Duckhoon ;
Um, Minseong ;
Lee, Hyung-Min .
SENSORS, 2021, 21 (14)
[23]   High speed soft-error-tolerant latch and flip-flop design for multiple VDD circuit [J].
Lin, Saihua ;
Yang, Huazhong ;
Luo, Rong .
IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, :273-+
[24]   Modeling and optimization for soft-error reliability of sequential circuits [J].
Miskov-Zivanov, Natasa ;
Marculescu, Diana .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) :803-816
[25]   Distributed Sensor Network-on-Chip for Performance Optimization of Soft-Error-Tolerant Multiprocessor System-on-Chip [J].
Liu, Weichen ;
Zhang, Wei ;
Wang, Xuan ;
Xu, Jiang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) :1546-1559
[26]   Skew-tolerant domino circuits [J].
Harris, D ;
Horowitz, MA .
1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 :422-423
[27]   Skew-tolerant domino circuits [J].
Harris, D ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) :1702-1711
[28]   Exploiting Clock Skew Scheduling for FPGA [J].
Bae, Sungmin ;
Mangalagiri, Prasanth ;
Vijaykrishnan, N. .
DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, :1524-1529
[29]   Clock Skew Scheduling for Timing Speculation [J].
Ye, Rong ;
Yuan, Feng ;
Zhou, Hai ;
Xu, Qiang .
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, :929-934
[30]   Feedback-Based Low-Power Soft-Error-Tolerant Design for Dual-Modular Redundancy [J].
Li, Yan ;
Li, Yufeng ;
Jie, Han ;
Hu, Jianhao ;
Yang, Fan ;
Zeng, Xuan ;
Cockburn, Bruce ;
Chen, Jie .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) :1585-1589