共 50 条
[23]
High speed soft-error-tolerant latch and flip-flop design for multiple VDD circuit
[J].
IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES,
2007,
:273-+
[26]
Skew-tolerant domino circuits
[J].
1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS,
1997, 40
:422-423
[27]
Skew-tolerant domino circuits
[J].
IEEE JOURNAL OF SOLID-STATE CIRCUITS,
1997, 32 (11)
:1702-1711
[28]
Exploiting Clock Skew Scheduling for FPGA
[J].
DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3,
2009,
:1524-1529
[29]
Clock Skew Scheduling for Timing Speculation
[J].
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012),
2012,
:929-934

