Clock Skew Scheduling for Soft-Error-Tolerant Sequential Circuits

被引:0
|
作者
Wu, Kai-Chiang [1 ]
Marculescu, Diana [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
来源
2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010) | 2010年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Soft errors have been a critical reliability concern in nano-scale integrated circuits, especially in sequential circuits where a latched error can be propagated for multiple clock cycles and affect more than one output, more than once. This paper presents an analytical methodology for enhancing the soft error tolerance of sequential circuits. By using clock skew scheduling, we propose to minimize the probability of unwanted transient pulses being latched and also prevent latched errors from propagating through sequential circuits repeatedly. The overall methodology is formulated as a piecewise linear programming problem whose optimal solution can be found by existing mixed integer linear programming solvers. Experiments reveal that 30-40% reduction in the soft error rate for a wide range of benchmarks can be achieved.
引用
收藏
页码:717 / 722
页数:6
相关论文
共 50 条
  • [1] A THEORY FOR THE DESIGN OF SOFT-ERROR-TOLERANT VLSI CIRCUITS
    SAVARIA, Y
    HAYES, JF
    RUMIN, NC
    AGARWAL, VK
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1986, 4 (01) : 15 - 23
  • [2] Inversed Temperature Dependence Aware Clock Skew Scheduling for Sequential Circuits
    Long, Jieyi
    Memik, Seda Ogrenci
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1657 - 1660
  • [3] Soft clock skew scheduling for variation-tolerant signal processing circuits: A case study of viterbi decoders
    Liu, Yang
    Zhang, Tong
    Hu, Jiang
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 749 - +
  • [4] Improving circuit robustness with cost-effective soft-error-tolerant sequential elements
    Chen, Mingjing
    Orailoglu, Alex
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 307 - 312
  • [5] Construction of BILBO FF with Soft-Error-Tolerant Capability
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2011, E94D (05): : 1045 - 1050
  • [6] DMBF: Design Metrics Balancing Framework for Soft-Error-Tolerant Digital Circuits Through Bayesian Optimization
    Li, Yan
    Chen, Chao
    Cheng, Xu
    Han, Jun
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (10) : 4015 - 4027
  • [7] Construction of Soft-Error-Tolerant FF with Wide Error Pulse Detecting Capability
    Ruan, Shuangyu
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (08): : 1534 - 1541
  • [8] Optimal clock skew scheduling tolerant to process variations
    Neves, JL
    Friedman, EG
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 623 - 628
  • [9] Pulse Width Allocation and Clock Skew Scheduling: Optimizing Sequential Circuits Based on Pulsed Latches
    Lee, Hyein
    Paik, Seungwhun
    Shin, Youngsoo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (03) : 355 - 366
  • [10] Structural DMR: A Technique for Implementation of Soft-Error-Tolerant FIR Filters
    Reviriego, Pedro
    Bleakley, Chris J.
    Antonio Maestro, Juan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (08) : 512 - 516