A Novel Faster-Than-at-Speed Transition-Delay Test Method Considering IR-Drop Effects

被引:23
作者
Ahmed, Nisar [1 ]
Tehranipoor, Mohammad [2 ]
机构
[1] Texas Instruments Inc, ASIC Dept, Dallas, TX 75243 USA
[2] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
基金
美国国家科学基金会;
关键词
Delay test; supply noise; test generation;
D O I
10.1109/TCAD.2009.2028679
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnect defects such as weak resistive opens, shorts, and bridges increase the path delay affected by a pattern during manufacturing test but are not significant enough to cause a failure at functional frequency. In this paper, a new faster-than-at-speed method is presented for delay test pattern application to screen small delay defects. Given a test pattern set, the technique groups the patterns into multiple subsets with close path delay distribution and determines an optimal test frequency considering both positive slack and performance degradation due to IR-drop effects. Since, the technique does not increase the test frequency to an extent that any paths exercised at the rated functional frequency may fail, it avoids any scan flip-flop masking. As most semiconductor companies currently deploy compression technologies to reduce test costs, scan-cell masking is highly undesirable for pattern modification as it would imply pattern count increase and might result in pattern regeneration. Therefore, our solution is more practical as the test engineer can run the same pattern set without any changes to the test flow other than the at-speed test frequency.
引用
收藏
页码:1573 / 1582
页数:10
相关论文
共 19 条
[1]   At-speed transition fault testing with low speed scan enable [J].
Ahmed, N ;
Ravikumar, CP ;
Tehranipoor, M ;
Plusquellic, J .
23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, :42-47
[2]   Supply voltage noise aware ATPG for transition delay faults [J].
Ahmed, Nisar ;
Tehranipoor, Mohammad ;
Jayaram, Vinay .
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, :179-+
[3]   Timing-based delay test for screening small delay defects [J].
Ahmed, Nisar ;
Tehranipoor, Mohammad ;
Jayaram, Vinay .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :320-325
[4]  
ALLAMPALLY S, 2005, SMALL DELAY DEFECT T
[5]  
BENWARE B, 2003, P IEEE ITC, V1, P1031
[6]  
*CAD INC, 2005, 0 18 MU STAND CELL G
[7]  
*CAD INC, 2004, US MAN CAD ENC TOOLS
[8]  
Cadence Inc, 2006, ENC TRUE TIM TEST AT
[9]  
Foster R. C., 1976, IEEE Transactions on Manufacturing Technology, VMFT-5, P52, DOI 10.1109/TMFT.1976.1136028
[10]  
Gupta P, 2004, INT TEST CONF P, P1053