A Novel Faster-Than-at-Speed Transition-Delay Test Method Considering IR-Drop Effects

被引:23
|
作者
Ahmed, Nisar [1 ]
Tehranipoor, Mohammad [2 ]
机构
[1] Texas Instruments Inc, ASIC Dept, Dallas, TX 75243 USA
[2] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
基金
美国国家科学基金会;
关键词
Delay test; supply noise; test generation;
D O I
10.1109/TCAD.2009.2028679
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnect defects such as weak resistive opens, shorts, and bridges increase the path delay affected by a pattern during manufacturing test but are not significant enough to cause a failure at functional frequency. In this paper, a new faster-than-at-speed method is presented for delay test pattern application to screen small delay defects. Given a test pattern set, the technique groups the patterns into multiple subsets with close path delay distribution and determines an optimal test frequency considering both positive slack and performance degradation due to IR-drop effects. Since, the technique does not increase the test frequency to an extent that any paths exercised at the rated functional frequency may fail, it avoids any scan flip-flop masking. As most semiconductor companies currently deploy compression technologies to reduce test costs, scan-cell masking is highly undesirable for pattern modification as it would imply pattern count increase and might result in pattern regeneration. Therefore, our solution is more practical as the test engineer can run the same pattern set without any changes to the test flow other than the at-speed test frequency.
引用
收藏
页码:1573 / 1582
页数:10
相关论文
共 7 条
  • [1] A novel framework for faster-than-at-speed delay test considering IR-drop effects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    Jayaram, Vinay
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 366 - +
  • [2] Enhanced LCCG: A Novel Test Clock Generation Scheme for Faster-than-at-Speed Delay Testing
    Pei, Songwei
    Geng, Ye
    Li, Huawei
    Liu, Jun
    Jin, Song
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 514 - 519
  • [3] A Novel IR-Drop Tolerant Transition Delay Fault Test Pattern Generation Procedure
    Ahmed, Nisar
    Tehranipoor, Mohammad
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 150 - 159
  • [4] Levelized Low Cost Delay Test Compaction Considering IR-Drop Induced Power Supply Noise
    Jiang, Zhongwei
    Wang, Zheng
    Wang, Jing
    Walker, D. M. H.
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 52 - 57
  • [5] A Physical-Location-Aware X-filling Method for IR-Drop Reduction in At-Speed Scan Test
    Hsieh, Wen-Wen
    Lin, I-Sheng
    Hwang, TingTing
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1234 - 1237
  • [6] A Physical-Location-Aware X-Filling Method for IR-Drop Reduction in At-Speed Scan Test
    Hsieh, Wen-Wen
    Chen, Shih-Liang
    Lin, I-Sheng
    Hwang, TingTing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) : 289 - 298
  • [7] A Fast and Accurate Per-Cell Dynamic IR-drop Estimation Method for At-Speed Scan Test Pattern Validation
    Yamato, Yuta
    Yoneda, Tomokazu
    Hatayama, Kazumi
    Inoue, Michiko
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,