The Superjunction Insulated Gate Bipolar Transistor Optimization and Modeling

被引:76
|
作者
Antoniou, Marina [1 ]
Udrea, Florin [1 ]
Bauer, Friedhelm [2 ]
机构
[1] Univ Cambridge, Dept Elect Engn, Cambridge CB2 1TN, England
[2] ABB Switzerland Ltd, Corp Res, CH-5405 Baden, Switzerland
关键词
Field stop (FS) insulated gate bipolar transistor (IGBT); SPICE modeling; superjunction (SJ);
D O I
10.1109/TED.2009.2039260
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a detailed analysis and optimization of the superjunction (SJ) insulated gate bipolar transistor (IGBT). The SJ IGBT is a new device that breaks the IGBT limits, i.e., it delivers performance that is dramatically better. More specifically, we demonstrate here that the optimized SJ IGBT can deliver turn-off losses that are at least 50% lower than those of the state-of-art IGBT while maintaining a similarly low ON-state performance, both at room temperature and at higher temperatures. The presence of alternating p- and n-pillars in the drift region gives rise to unique characteristics that when optimized can deliver superior performance. This paper also presents a SPICE model of the SJ IGBT under optimized conditions. Its results are in good agreement with the DESSIS simulation results under direct current conditions. This model consists of an intrinsic MOSFET and a parallel combination of wide- and narrow-base p-n-p bipolar junction transistors.
引用
收藏
页码:594 / 600
页数:7
相关论文
共 50 条
  • [1] The design of a new heterogate superjunction insulated-gate bipolar transistor
    Namrata Gupta
    Alok Naugarhiya
    Journal of Computational Electronics, 2021, 20 : 883 - 891
  • [2] The design of a new heterogate superjunction insulated-gate bipolar transistor
    Gupta, Namrata
    Naugarhiya, Alok
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (02) : 883 - 891
  • [3] Low Loss Gate Engineered Superjunction Insulated Gate Bipolar Transistor for High Speed Application
    Behera, Shriharsh Prasad
    Vaidya, Mahesh
    Naugarhiva, Alok
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 1 - 5
  • [4] A SUPERJUNCTION INSULATED GATE BIPOLAR TRANSISTOR WITH BILATERAL HK INSULATORS: A SOLUTION TO CHARGE IMBALANCE
    Wei, Hang
    Jiang, Frank X. C.
    Lin, Xinnan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [5] Investigation of the Dual Implant Reverse-Conducting SuperJunction Insulated-Gate Bipolar Transistor
    Findlay, E. M.
    Udrea, F.
    Antoniou, M.
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (06) : 862 - 865
  • [6] Compact Modeling of Injection Enhanced Insulated Gate Bipolar Transistor Valid for Optimization of Switching Frequency
    Yamamoto, Takao
    Miyake, Masataka
    Feldmann, Uwe
    Juergen Mattausch, Hans
    Miura-Mattausch, Mitiko
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (10): : 1021 - 1027
  • [7] Towards Achieving the Soft-Punch-Through Superjunction Insulated-Gate Bipolar Transistor Breakdown Capability
    Antoniou, Marina
    Udrea, Florin
    Bauer, Friedhelm
    Mihaila, Andrei
    Nistor, Iulian
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (09) : 1275 - 1277
  • [8] The Soft Punchthrough plus Superjunction Insulated Gate Bipolar Transistor: A High Speed Structure With Enhanced Electron Injection
    Antoniou, Marina
    Udrea, Florin
    Bauer, Friedhelm
    Nistor, Iulian
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (03) : 769 - 775
  • [9] Bipolar Static Induction Transistor With Insulated Gate
    Colalongo, Luigi
    Richelli, Anna
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 1763 - 1768
  • [10] An Ultralow Loss Superjunction Reverse Blocking Insulated-Gate Bipolar Transistor With Shorted-Collector Trench
    Zhou, Kun
    Luo, Xiaorong
    Huang, Linhua
    Liu, Qing
    Sun, Tao
    Li, Zhaoji
    Zhang, Bo
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (11) : 1462 - 1465