The Superjunction Insulated Gate Bipolar Transistor Optimization and Modeling

被引:76
作者
Antoniou, Marina [1 ]
Udrea, Florin [1 ]
Bauer, Friedhelm [2 ]
机构
[1] Univ Cambridge, Dept Elect Engn, Cambridge CB2 1TN, England
[2] ABB Switzerland Ltd, Corp Res, CH-5405 Baden, Switzerland
关键词
Field stop (FS) insulated gate bipolar transistor (IGBT); SPICE modeling; superjunction (SJ);
D O I
10.1109/TED.2009.2039260
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a detailed analysis and optimization of the superjunction (SJ) insulated gate bipolar transistor (IGBT). The SJ IGBT is a new device that breaks the IGBT limits, i.e., it delivers performance that is dramatically better. More specifically, we demonstrate here that the optimized SJ IGBT can deliver turn-off losses that are at least 50% lower than those of the state-of-art IGBT while maintaining a similarly low ON-state performance, both at room temperature and at higher temperatures. The presence of alternating p- and n-pillars in the drift region gives rise to unique characteristics that when optimized can deliver superior performance. This paper also presents a SPICE model of the SJ IGBT under optimized conditions. Its results are in good agreement with the DESSIS simulation results under direct current conditions. This model consists of an intrinsic MOSFET and a parallel combination of wide- and narrow-base p-n-p bipolar junction transistors.
引用
收藏
页码:594 / 600
页数:7
相关论文
共 18 条
[1]  
[Anonymous], P ISPSD
[2]   Optimisation of SuperJunction Bipolar Transistor for ultra-fast switching applications [J].
Antoniou, M. ;
Udrea, F. ;
Bauer, F. .
PROCEEDINGS OF THE 19TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, 2007, :101-+
[3]  
AZAR R, 2002, THESIS U CAMBRIDGE C
[4]   The super junction bipolar transistor: a new silicon power device concept for ultra low loss switching applications at medium to high voltages [J].
Bauer, FD .
SOLID-STATE ELECTRONICS, 2004, 48 (05) :705-714
[5]   A new generation of high voltage MOSFETs breaks the limit line of silicon [J].
Deboy, G ;
März, M ;
Stengl, JP ;
Strack, H ;
Tihanyi, J ;
Weber, H .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :683-685
[6]  
Dewar S., 2000, PCIM 2000. Europe Official Proceedings of the Forty-First International Power Conversion. Conference, P593
[7]   Theory of semiconductor superjunction devices [J].
Fujihira, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1997, 36 (10) :6254-6262
[8]  
Iwamoto S, 2005, INT SYM POW SEMICOND, P31
[9]  
Kitagawa M., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P679, DOI 10.1109/IEDM.1993.347221
[10]  
Kraus R, 1998, IEEE POWER ELECTRON, P1726, DOI 10.1109/PESC.1998.703414