TSVs in Early Layout Design Exploration for 3D ICs

被引:0
|
作者
Ahmed, Mohammad A. [1 ]
Chrzanowska-Jeske, M. [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
3D Floorplanning; Through-silicon-via; Keep-out-zone; Thermo-mechanical Stress;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
3D-IC technology discussed in this paper is based on vertical stacking of dies connected by through-silicon-vias (TSV). Vertical stacking helps reducing the wirelength but TSVs occupy space on device layers and their actual positions, arrangement, and physical properties determine the total wirelength. They also introduce thermo-mechanical stress that alters properties of devices that are close to them. Keep-Out-Zone (KOZ) around a single TSV or an island of TSVs is needed to eliminate influence of the thermo-mechanical stress. We use 3D floorplanning tool for early layout design exploration. The KOZ for different shapes and sizes of TSV islands is analyzed and included during floorplanning and TSV impact on wirelength is observed. TSV islands are co-place with circuit blocks to optimize footprint, wirelength and number of TSVs for 3D designs.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A universal and efficient equivalent modeling method for thermal analysis of 3D ICs containing tapered TSVs
    Rao, Xixin
    Song, Jianhao
    Tian, Qing
    Liu, Huizhong
    Jin, Cheng
    Xiao, Chengdi
    INTERNATIONAL COMMUNICATIONS IN HEAT AND MASS TRANSFER, 2022, 136
  • [42] Faulty TSVs Identification and Recovery in 3D Stacked ICs During Pre-bond Testing
    Royl, Surajit Kumar
    Chatterjee, Sobitri
    Giri, Chandan
    Rahaman, Hafizur
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [44] Magnetically-Coupled Current Probing Structure Consisting of TSVs and RDLs in 2.5D and 3D ICs
    Kim, Jonghoon J.
    Bae, Bumhee
    Kim, Sukjin
    Kong, Sunkyu
    Kim, Heegon
    Jung, Daniel H.
    Kim, Joungho
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [45] CoPlace: Coherent Placement Engine with Layout-aware Partitioning for 3D ICs
    Fu, Bangqi
    Liu, Lixin
    Sun, Yang
    Lau, Wing-Ho
    Wong, Martin D. F.
    Young, Evangeline F. Y.
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 65 - 70
  • [46] A 3D Process Design Kit Generator based on Customizable 3D Layout Design Environment
    Cibrario, G.
    Henry, D.
    Chantre, C.
    Cuchet, R.
    Berthelot, A.
    Azizi-Mourier, K.
    Gary, M.
    Gays, F.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [47] Automated fixture layout design for 3D workpieces
    Wang, MY
    ICRA '99: IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1-4, PROCEEDINGS, 1999, : 1577 - 1582
  • [48] Buffered Interconnects in 3D IC Layout Design
    Ahmed, Mohammad A.
    Mohapatra, Sucheta
    Chrzanowska-Jeske, Malgorzata
    PROCEEDINGS OF THE 18TH ACM/IEEE SYSTEM LEVEL INTERCONNECT PREDICTION 2016 WORKSHOP (SLIP '16), 2016,
  • [49] Intelligent 3D Layout Design with Shape Grammars
    Grzesiak-Kopec, Katarzyna
    Ogorzalek, Maciej
    2013 6TH INTERNATIONAL CONFERENCE ON HUMAN SYSTEM INTERACTIONS (HSI), 2013, : 265 - 270
  • [50] THE APPLICATION OF CROWDSOURCING FOR 3D INTERIOR LAYOUT DESIGN
    Wu Hao
    Corney, Jonathan
    Grant, Michael
    DS 80-4 PROCEEDINGS OF THE 20TH INTERNATIONAL CONFERENCE ON ENGINEERING DESIGN (ICED 15) VOL 4: DESIGN FOR X, DESIGN TO X, 2015,