TSVs in Early Layout Design Exploration for 3D ICs

被引:0
|
作者
Ahmed, Mohammad A. [1 ]
Chrzanowska-Jeske, M. [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
3D Floorplanning; Through-silicon-via; Keep-out-zone; Thermo-mechanical Stress;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
3D-IC technology discussed in this paper is based on vertical stacking of dies connected by through-silicon-vias (TSV). Vertical stacking helps reducing the wirelength but TSVs occupy space on device layers and their actual positions, arrangement, and physical properties determine the total wirelength. They also introduce thermo-mechanical stress that alters properties of devices that are close to them. Keep-Out-Zone (KOZ) around a single TSV or an island of TSVs is needed to eliminate influence of the thermo-mechanical stress. We use 3D floorplanning tool for early layout design exploration. The KOZ for different shapes and sizes of TSV islands is analyzed and included during floorplanning and TSV impact on wirelength is observed. TSV islands are co-place with circuit blocks to optimize footprint, wirelength and number of TSVs for 3D designs.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Fault Detection and Redundancy Design for TSVs in 3D ICs
    Hu, Sai
    Wang, Qin
    Guo, Zheng
    Xie, Jing
    Mao, Zhigang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [2] Recovery of Faulty TSVs in 3D ICs
    Roy, Surajit Kumar
    Roy, Kaustav
    Giri, Chandan
    Rahaman, Hafizur
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 528 - 531
  • [3] Modeling of Coupled TSVs in 3D ICs
    Engin, A. Ege
    Raghavan, Srinidhi N.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2012, : 7 - 11
  • [4] Design and Manufacture of Noble Probe Card for Testing 3D ICs with TSVs
    Kimoto, G.
    Kakinuma, T.
    Doji, K.
    Denda, N.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 619 - 624
  • [5] THERMAL ANALYSIS OF 3D ICS WITH TSVS PLACEMENT OPTIMIZATION
    Ren, Zongqing
    Alqahtani, Ayed
    Bagherzadeh, Nader
    Lee, Jaeho
    PROCEEDINGS OF THE ASME INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2019, 2020,
  • [6] Thermal Modeling and Design Exploration for Monolithic 3D ICs
    Peng, Baoli
    Pavlidis, Vasilis F.
    Chen, Yi-Chung
    Cheng, Yuanqing
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 273 - 278
  • [7] A Built-In Method for Measuring the Delay of TSVs in 3D ICs
    Wu, Han-Yu
    Chen, Yong-Xiao
    Li, Jin-Fu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [8] A Low Overhead Leakage Test Structure for TSVs of 3D ICs
    Pei, Songwei
    Geng, Ye
    Jin, Yu
    2016 2ND INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS - COMPUTING TECHNOLOGY, INTELLIGENT TECHNOLOGY, INDUSTRIAL INFORMATION INTEGRATION (ICIICII), 2016, : 166 - 169
  • [9] Pre-Bond Probing of TSVs in 3D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [10] System-Level Analysis of 3D ICs with Thermal TSVs
    Alqahtani, Ayed
    Ren, Zongqing
    Lee, Jaeho
    Bagherzadeh, Nader
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)