Delay modeling and critical-path delay calculation for MTCMOS circuits

被引:0
|
作者
Ohkubo, Naoaki [1 ]
Usami, Kimiyoshi [1 ]
机构
[1] Shibaura Inst Technol, Grad Sch Engn, Tokyo 1358548, Japan
关键词
MTCMOS; selective-MT; static timing analysis; leakage power; delay modeling;
D O I
10.1093/ietfec/e89-a.12.3482
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the critical issues in MTCMOS design is how to estimate a circuit delay quickly. In MTCMOS circuit, voltage on virtual ground fluctuates due to a discharge current of a logic cell. This event affects to the cell delay and makes static timing analysis (STA) difficult. In this paper, we propose a delay modeling and static STA methodology targeting at MTCMOS circuits. In the proposed method, we prepare a delay look-up table (LUT) consisting of the input slew, the output load capacitance, the virtual ground length, and a power-switch size. Using this LUT, we compute a circuit delay for each logic cell by applying the linear interpolation. This technique enables to calculate the cell delay considering the delay increase by the voltage fluctuation of virtual ground line. Experimental results show that the proposed methodology enables to estimate the cell delay and the critical path delay within 8% errors compared with SPICE simulation.
引用
收藏
页码:3482 / 3490
页数:9
相关论文
共 50 条
  • [1] Delay Modeling and static timing analysis for MTCMOS circuits
    Ohkubo, Naoaki
    Usami, Kimiyoshi
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 570 - 575
  • [2] DELAY FAULT-DIAGNOSIS BY CRITICAL-PATH TRACING
    GIRARD, P
    LANDRAULT, C
    PRAVOSSOUDOVITCH, S
    IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (04): : 27 - 32
  • [3] DELAY-TIME MODELING AND CRITICAL-PATH VERIFICATION FOR CMOS DIGITAL DESIGNS
    KIM, KH
    PARK, SB
    COMPUTER-AIDED DESIGN, 1991, 23 (09) : 604 - 614
  • [4] Representative Critical-Path Selection for Aging-Induced Delay Monitoring
    Firouzi, Farshad
    Ye, Fangming
    Chakrabarty, Krishnendu
    Tahoori, Mehdi B.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [5] Exact Path Delay Fault Coverage Calculation of Partitioned Circuits
    Kocan, Fatih
    Li, Lun
    Saab, Daniel G.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 858 - 864
  • [6] Worst-Case Critical-Path Delay Analysis Considering Power-Supply Noise
    Bao, Fang
    Tehranipoor, Mohammad
    Chen, Harry
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 37 - 42
  • [7] Critical-path repairs
    不详
    NUCLEAR PLANT JOURNAL, 1997, 15 (01) : 16 - 16
  • [8] Modeling and analysis of path delay faults in VLSI circuits: A statistical approach
    Hamad, M
    Cherri, AK
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 587 - 590
  • [9] Statistical Modeling of Combinational Circuits Using Path Based Delay Analysis
    Siddhasen R. Patil
    D. K. Gautam
    Silicon, 2018, 10 : 2063 - 2069
  • [10] A statistical methodology for modeling and analysis of path delay faults in VLSI circuits
    Hamad, M
    Al-Arian, S
    Landis, D
    COMPUTERS & ELECTRICAL ENGINEERING, 1997, 23 (05) : 319 - 328