FPGA realization of an efficient image scalar with modified area generation technique

被引:0
|
作者
Ramadevi, V. [1 ]
Chari, K. Manjunatha [2 ]
机构
[1] GITAM Univ, Sch Technol, Elect & Commun Engn, Hyderabad, India
[2] GITAM Univ, Sch Technol, ECE Dept, Hyderabad, India
关键词
Image scalar; Vedic mathematics; Field programmable gate array (FPGA); Line buffer; Combinational logic blocks (CLBs); EDGE-DETECTION; INTERPOLATION;
D O I
10.1007/s11042-019-7592-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Image scaling is extensively utilized in numerous image processing implementations, like digital camera, tablet, mobile phone, and display devices. Image scaling is a technique of enlarge or diminish the image by provided scale factor. Image scaling can also be discussed as image interpolation, image re-sampling, image resizing, and image zooming. This paper introduces VLSI (Very Large Scale Integration) architecture of an accurate and area effectual image scalar. This architecture is applied in HDL language, synthesize and simulation by Xilinx ISE simulation tool. Lastly observe quality and performance measure, in quality measure associate the PSNR value of scaled image to source image. In presentation measure numerous VLSI parameters like type of device, area, computation time, and power. From the solution in quality measure to upsurge the PSNR value by 15% and 9% Image enlargement and reduction correspondingly and diminish 18% combinational logic blocks (CLBs).
引用
收藏
页码:23707 / 23732
页数:26
相关论文
共 50 条
  • [31] A Modified CORDIC FPGA Implementation for Wave Generation
    Liu, Yidong
    Fan, Lihang
    Ma, Tieying
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (01) : 321 - 329
  • [32] FPGA Realization of Speech hncryption Based on Modified Chaotic Logistic Map
    Tolba, Mohammed E.
    Sayed, Wafaa S.
    Radwan, Ahmed G.
    Abd-El-Hafiz, Salwa K.
    2018 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2018, : 1412 - 1417
  • [33] Simultaneously Realization of Image Enhancement Techniques On Real-Time Fpga
    Yildirim, Muhammed
    Cinar, Ahmet
    2019 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND DATA PROCESSING (IDAP 2019), 2019,
  • [34] The Interface Design and Realization of EMIF and FPGA for Wireless Transmission of Image Data
    Zhang, Wei
    Gao, Yulong
    Zhang, Zhongzhao
    2013 6TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), VOLS 1-3, 2013, : 203 - 207
  • [35] Implementation of Efficient Image Processing Algorithm on FPGA
    Khosla, Robin
    Singh, Balwinder
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 335 - 339
  • [36] Hardware Realization of DC Embedding Video Watermarking Technique based on FPGA
    ElAraby, Wessam S.
    Madian, Ahmed H.
    Ashour, Mahmoud A.
    Wahdan, Abdel M.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 463 - 466
  • [37] A Low Power, Area Efficient FPGA Based Beamforming Technique for 1-D CMUT Arrays
    Joseph, Bastin
    Joseph, Jose
    Vanjari, Siva Rama Krishna
    2015 37TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2015, : 4371 - 4374
  • [38] SIMPLIFIED REALIZATION METHOD OF MODIFIED SPATIAL SMOOTHING TECHNIQUE
    PARK, S
    UN, CK
    ELECTRONICS LETTERS, 1988, 24 (18) : 1176 - 1177
  • [39] Efficient realization of classification using modified Haar DWT
    Mulvaney, R
    Phatak, DS
    PROCEEDINGS OF THE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS 2003, VOLS 1-4, 2003, : 1774 - 1779
  • [40] Clustering technique to reduce chip area and delay for FPGA
    Kobata, Masaki
    Iida, Masahiro
    Sueyoshi, Toshinori
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (06): : 34 - 46