FPGA realization of an efficient image scalar with modified area generation technique

被引:0
|
作者
Ramadevi, V. [1 ]
Chari, K. Manjunatha [2 ]
机构
[1] GITAM Univ, Sch Technol, Elect & Commun Engn, Hyderabad, India
[2] GITAM Univ, Sch Technol, ECE Dept, Hyderabad, India
关键词
Image scalar; Vedic mathematics; Field programmable gate array (FPGA); Line buffer; Combinational logic blocks (CLBs); EDGE-DETECTION; INTERPOLATION;
D O I
10.1007/s11042-019-7592-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Image scaling is extensively utilized in numerous image processing implementations, like digital camera, tablet, mobile phone, and display devices. Image scaling is a technique of enlarge or diminish the image by provided scale factor. Image scaling can also be discussed as image interpolation, image re-sampling, image resizing, and image zooming. This paper introduces VLSI (Very Large Scale Integration) architecture of an accurate and area effectual image scalar. This architecture is applied in HDL language, synthesize and simulation by Xilinx ISE simulation tool. Lastly observe quality and performance measure, in quality measure associate the PSNR value of scaled image to source image. In presentation measure numerous VLSI parameters like type of device, area, computation time, and power. From the solution in quality measure to upsurge the PSNR value by 15% and 9% Image enlargement and reduction correspondingly and diminish 18% combinational logic blocks (CLBs).
引用
收藏
页码:23707 / 23732
页数:26
相关论文
共 50 条
  • [11] EFFICIENT FPGA AND ASIC REALIZATION OF MODFRM ARCHITECTURE
    Parvathi, A. K.
    Sakthivel, V.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2023, 18 : 197 - 205
  • [12] Hardware Realization of High-Speed Area-Efficient Floating Point Arithmetic Unit on FPGA
    Yacoub, Mohammed H.
    Ismail, Samar M.
    Said, Lobna A.
    2024 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND SMART INNOVATION, ICMISI 2024, 2024, : 190 - 193
  • [13] Research and Realization of RS Codec based on FPGA Technique
    Chang Limin
    Song Lu
    Duan Fengyang
    2009 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS 1-7, CONFERENCE PROCEEDINGS, 2009, : 481 - 486
  • [14] Research and realization of image data source based on FPGA
    Zhang Guobing
    Meng Lingjun
    Wang Hongtao
    Li Baogang
    ISTM/2009: 8TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, 2009, : 864 - 867
  • [15] Efficient FPGA Realization of CORDIC With Application to Robotic Exploration
    Vachhani, Leena
    Sridharan, K.
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2009, 56 (12) : 4915 - 4929
  • [16] Efficient orthogonal realization of image transforms
    Hekstra, GJ
    Deprettere, EF
    Heusdens, R
    Zeng, ZQ
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS VI, 1996, 2846 : 342 - 353
  • [17] An Area-Efficient FPGA Realisation of a Codebook-Based Image Compression Method
    Zipf, Peter
    Hinkelmann, Heiko
    Shao, Hui
    Dogaru, Radu
    Glesner, Manfred
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 349 - +
  • [18] An Efficient Multi-Secret Image Sharing System Based on Chinese Remainder Theorem and Its FPGA Realization
    Sharobim, Bishoy K.
    Fetteha, Marwan A.
    Abd-El-Hafiz, Salwa K.
    Sayed, Wafaa S.
    Said, Lobna A.
    Radwan, Ahmed G.
    IEEE ACCESS, 2023, 11 : 9511 - 9520
  • [19] FPGA realization of a chaotic communication system applied to image processing
    E. Tlelo-Cuautle
    V. H. Carbajal-Gomez
    P. J. Obeso-Rodelo
    J. J. Rangel-Magdaleno
    J. C. Núñez-Pérez
    Nonlinear Dynamics, 2015, 82 : 1879 - 1892
  • [20] FPGA realization of a chaotic communication system applied to image processing
    Tlelo-Cuautle, E.
    Carbajal-Gomez, V. H.
    Obeso-Rodelo, P. J.
    Rangel-Magdaleno, J. J.
    Nunez-Perez, J. C.
    NONLINEAR DYNAMICS, 2015, 82 (04) : 1879 - 1892