A mesh-of-trees interconnection network for single-chip parallel processing

被引:25
|
作者
Balkan, Aydin O. [1 ]
Qu, Gang [2 ]
Vishkin, Uzi [2 ]
机构
[1] Univ Maryland, Inst Adv Comp Studies, College Pk, MD 20742 USA
[2] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/ASAP.2006.6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
There is a recent surge of interest in single-chip parallel processors. In such machines, it is crucial to implement a high-throughput low-latency interconnection network to connect the on-chip components, especially the processing units and the memory units. In this paper, we propose a new mesh of trees (MoT) implementation of the interconnection network and evaluate it relative to metrics such as wire area, total switch delay and maximum throughput taking into account latency-throughput trade-offs. We show that on-chip interconnection networks can provide higher bandwidth between processors and shared first-level cache than previously considered possible, facilitating greater scalability of memory architectures that require that. MoT is also compared, both analytically and experimentally, to some other traditional network topologies, such as hypercube, butterfly.. fat trees and butterfly fat trees. When we evaluate a 64-terminal MoT network at 65nm technology, concrete results show that MoT provides higher throughput and lower latency especially when the input traffic (or the on-chip parallelism) is high, at the cost of larger area. A recurring problem in networking and communication is that of achieving good sustained throughput in contrast to just high theoretical peak performance that does not materialize for typical work loads. Our quantitative results demonstrate a clear advantage of the proposed MoT network in the context of single-chip parallel processing.
引用
收藏
页码:73 / +
页数:2
相关论文
共 50 条
  • [41] Credit-flow-controlled ATM for MP interconnection: The ATLAS I single-chip ATM switch
    Katevenis, M
    Serpanos, D
    Spyridakis, E
    1998 FOURTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 1998, : 47 - 56
  • [42] A 250-MHz single-chip multiprocessor for audio and video signal processing
    Koyama, T
    Inoue, K
    Hanaki, H
    Yasue, M
    Iwata, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) : 1768 - 1774
  • [43] Adaptive Routing Algorithms and Implementation for Interconnection Network TESH for Parallel Processing
    Miura, Yasuyuki
    Kaneko, Masahiro
    Watanabe, Shigeyoshi
    IEEE LOCAL COMPUTER NETWORK CONFERENCE, 2010, : 308 - 311
  • [44] SIGNAL-PROCESSING ICS EMPLOYED IN A SINGLE-CHIP CCD COLOR CAMERA
    ONGA, M
    NISHIMURA, T
    KOMURO, S
    IIZUKA, T
    TSURUTA, M
    KONDO, T
    YAMANAKA, S
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1984, 30 (03) : 374 - 381
  • [45] Memory organization of a single-chip video signal processing system with embedded DRAM
    Hilgenstock, J
    Herrmann, K
    Pirsch, P
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 42 - 45
  • [46] A Single-Chip X-Band Chirp Radar MMIC with Stretch Processing
    Yu, Jianjun
    Zhao, Feng
    Cali, Joseph
    Ma, Desheng
    Geng, Xueyang
    Dai, Fa Foster
    Irwin, J. David
    Aklian, Andre
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [47] Fully parallel ANN-based arrhythmia classifier on a single-chip FPGA: FPAAC
    Ozdemir, Ahmet Turan
    Danisman, Kenan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2011, 19 (04) : 667 - 687
  • [48] An 8 x 10 Gbps parallel single-chip light-to-logic converter
    Polzer, A.
    Gaberl, W.
    Swoboda, R.
    Zimmermann, H.
    OPTICS COMMUNICATIONS, 2011, 284 (21) : 5135 - 5137
  • [49] An algorithm adapted autonomous controlling concept for a parallel single-chip digital signal processor
    Kneip, J
    Berekovic, M
    Wittenburg, JP
    Hinrichs, W
    Pirsch, P
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (01): : 31 - 40
  • [50] Performance analysis of MOV single-chip and double-chip parallel connections under different pulse times
    Lu Mingming
    Qian Tiao
    Xue Fengguo
    Sun Mohan
    Chen Liang
    Zhou Changming
    PROCEEDINGS OF 2019 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2019, : 238 - 246