A mesh-of-trees interconnection network for single-chip parallel processing

被引:25
|
作者
Balkan, Aydin O. [1 ]
Qu, Gang [2 ]
Vishkin, Uzi [2 ]
机构
[1] Univ Maryland, Inst Adv Comp Studies, College Pk, MD 20742 USA
[2] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/ASAP.2006.6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
There is a recent surge of interest in single-chip parallel processors. In such machines, it is crucial to implement a high-throughput low-latency interconnection network to connect the on-chip components, especially the processing units and the memory units. In this paper, we propose a new mesh of trees (MoT) implementation of the interconnection network and evaluate it relative to metrics such as wire area, total switch delay and maximum throughput taking into account latency-throughput trade-offs. We show that on-chip interconnection networks can provide higher bandwidth between processors and shared first-level cache than previously considered possible, facilitating greater scalability of memory architectures that require that. MoT is also compared, both analytically and experimentally, to some other traditional network topologies, such as hypercube, butterfly.. fat trees and butterfly fat trees. When we evaluate a 64-terminal MoT network at 65nm technology, concrete results show that MoT provides higher throughput and lower latency especially when the input traffic (or the on-chip parallelism) is high, at the cost of larger area. A recurring problem in networking and communication is that of achieving good sustained throughput in contrast to just high theoretical peak performance that does not materialize for typical work loads. Our quantitative results demonstrate a clear advantage of the proposed MoT network in the context of single-chip parallel processing.
引用
收藏
页码:73 / +
页数:2
相关论文
共 50 条
  • [31] A 2 Tb/s 6 4 Mesh Network for a Single-Chip Cloud Computer With DVFS in 45 nm CMOS
    Salihundam, Praveen
    Jain, Shailendra
    Jacob, Tiju
    Kumar, Shasi
    Erraguntla, Vasantha
    Hoskote, Yatin
    Vangal, Sriram
    Ruhl, Gregory
    Borkar, Nitin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 757 - 766
  • [32] OTIS-MOT: an efficient interconnection network for parallel processing
    Jana, Prasanta K.
    Mallick, Dheeresh K.
    JOURNAL OF SUPERCOMPUTING, 2012, 59 (02): : 920 - 940
  • [33] OTIS-MOT: an efficient interconnection network for parallel processing
    Prasanta K. Jana
    Dheeresh K. Mallick
    The Journal of Supercomputing, 2012, 59 : 920 - 940
  • [34] SINGLE-CHIP MULTIPLIER EXPANDS DIGITAL ROLE IN SIGNAL-PROCESSING
    MICK, JR
    SPRINGER, J
    ELECTRONICS, 1976, 49 (10): : 103 - 108
  • [35] Single-chip multi-processing architecture for spaceborne SAR imaging and intelligent processing
    Wang S.
    Zhang S.
    Huang X.
    Chang L.
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2021, 39 (03): : 510 - 520
  • [36] SCAPE - A SINGLE-CHIP ARRAY-PROCESSING ELEMENT FOR SIGNAL AND IMAGE-PROCESSING
    LEA, RM
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1986, 133 (03): : 145 - 151
  • [37] SCAPE - A SINGLE-CHIP ARRAY-PROCESSING ELEMENT FOR SIGNAL AND IMAGE-PROCESSING
    LEA, RM
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1986, 133 (03): : 105 - 111
  • [38] A power and performance simulator for a single-chip message-passing parallel architecture
    Ramachandran, P
    Lewis, CW
    Baker, JM
    MSV'04 & AMCS'04, PROCEEDINGS, 2004, : 31 - 37
  • [39] Single-chip architecture to simplify design of network-switching equipment
    Morrison, D
    ELECTRONIC PRODUCTS MAGAZINE, 1996, 39 (02): : 18 - &
  • [40] SINGLE-CHIP MICROCOMPUTER BASED INTELLIGENT SENSORS FOR HOME AUTOMATION NETWORK
    PELLERIN, D
    BRISSAUD, M
    GRANGE, G
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1990, 137 (05): : 359 - 365