Re-using DFT logic for functional and silicon debugging test

被引:12
作者
Gu, XL [1 ]
Wang, WL [1 ]
Li, K [1 ]
Kim, H [1 ]
Chung, SS [1 ]
机构
[1] Cisco Syst Inc, San Jose, CA 95134 USA
来源
INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS | 2002年
关键词
D O I
10.1109/TEST.2002.1041816
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique of re-using DFT logic for system functional and silicon debugging. By re-configuring the existing DFT logic implemented on an ASIC, we are able to 1) test each part of an ASIC in a system environment separately and thus locate manufacturing defects, 2) control and observe any state elements of an ASIC to facilitate system function and silicon debugging, and 3) use structural tests to cover device and their interconnect tests on a board. Therefore, we can achieve debugging and test at both device level and system board level.
引用
收藏
页码:648 / 656
页数:9
相关论文
共 9 条
[1]  
[Anonymous], 1999, PROC INT TEST CONF
[2]  
[Anonymous], 2000, DESIGN AT SPEED TEST
[3]  
BAEG S, AB BOUNDARY SCAN SPE
[4]   OPMISR: The foundation for compressed ATPG vectors [J].
Barnhart, C ;
Brunkhorst, V ;
Distler, F ;
Farnsworth, O ;
Keller, B ;
Koenemann, B .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :748-757
[5]   AC-JTAG: Empowering JTAG beyond testing DC nets [J].
Chung, SS ;
Baeg, SH .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :30-37
[6]   A building block BIST methodology for SOC designs: A case study [J].
Gallagher, P ;
Chickermane, V ;
Gregor, S ;
St Pierre, T .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :111-120
[7]   An effort-minimized logic BIST implementation method [J].
Gu, XL ;
Chung, SS ;
Tsang, F ;
Tofte, JA ;
Rahmanian, H .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :1002-1010
[8]   Debug methodology for the McKinley processor [J].
Josephson, DD ;
Poehlman, S ;
Govan, V .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :451-460
[9]  
Parker Kenneth P., 2000, BOUNDARY SCAN HDB, VSecond