Challenges in the implementation of low-k dielectrics in the back-end of line

被引:91
作者
Hoofman, RJOM
Verheijden, GJAM
Michelon, J
Iacopi, F
Travaly, Y
Baklanov, MR
Tökei, Z
Beyer, GP
机构
[1] Philips Res Leuven, B-3001 Louvain, Belgium
[2] IMEC VZW, B-3001 Louvain, Belgium
关键词
ultra low-k materials; porosity; mechanical integrity; thermal conductivity; pore sealing; plasma damage; dielectric reliability; electromigration;
D O I
10.1016/j.mee.2005.04.088
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The introduction of ultra low-k materials in copper technology has been much slower than anticipated in the ITRS Roadmap. The introduction of porosity in low-k materials has increased the level of complexity tremendously. In this paper, the challenges appearing during the integration of ultra low-k dielectrics will be discussed, since a proper understanding of these issues is essential for downscaling of the interconnect system. The inferior mechanical and thermal properties were always identified as main showstoppers for low-k integration. However, the extreme vulnerability of porous low-k to produces-induced damage (accompanied with the loss of dielectric performance and reliability) demands a continuous innovation of materials, processes and integration approaches.
引用
收藏
页码:337 / 344
页数:8
相关论文
共 58 条
[1]   Damage minimized plasma pore sealing of microporous low k dielectrics [J].
Abell, T ;
Maex, K .
MICROELECTRONIC ENGINEERING, 2004, 76 (1-4) :16-19
[2]  
AOKI H, 2001, INT EL DEV M IEDM, P4
[3]   Process optimisation and dual damascene integration of porous CVD SiOC dielectric at 2.4 and 2.2 k-values for 45 nm CMOS technology [J].
Arnal, V ;
Hoofman, RJOM ;
Assous, M ;
Bancken, PHL ;
Broekaart, M ;
Brun, P ;
Casanova, N ;
Chapelon, LL ;
Chevolleau, T ;
Cowache, C ;
Daamen, R ;
Farcy, A ;
Fayolle, M ;
Feldis, H ;
Furukawa, Y ;
Goldberg, C ;
Gosset, LG ;
Guedj, C ;
Haxaire, K ;
Hinsinger, O ;
Josse, E ;
Jullian, S ;
Louveau, O ;
Michelon, J ;
Posseme, N ;
Rivoire, M ;
Roman, A ;
Vandeweyer, T ;
Verheijden, GJAM ;
Torres, J .
PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, :202-204
[4]   Porous dielectric Dual Damascene Patterning issues for 65nm node : Can architecture bring a solution? [J].
Assous, M ;
Simon, J ;
Broussous, L ;
Bourlot, C ;
Fayolle, M ;
Louveau, O ;
Roman, A ;
Tabouret, E ;
Feldis, H ;
Louis, D ;
Torres, J .
PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, :97-99
[5]  
Atkins P.W., 1994, Physical Chemistry, V5th ed.
[6]   Atomic layer deposition of barriers for interconnect [J].
Besling, W ;
Satta, A ;
Schuhmacher, J ;
Abell, T ;
Sutcliffe, V ;
Hoyas, AM ;
Beyer, G ;
Gravesteijn, D ;
Maex, K .
PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, :288-291
[7]   Development of sub-10-nm atomic layer deposition barriers for Cu/low-k interconnects [J].
Beyer, G ;
Satta, A ;
Schuhmacher, J ;
Maex, K ;
Besling, W ;
Kilpela, O ;
Sprey, H ;
Tempel, G .
MICROELECTRONIC ENGINEERING, 2002, 64 (1-4) :233-245
[8]   Electric field and temperature-induced removal of moisture in nanoporous organosilicate films [J].
Biswas, N ;
Lubguban, JA ;
Gangopadhyay, S .
APPLIED PHYSICS LETTERS, 2004, 84 (21) :4254-4256
[9]   Post patterning meso porosity creation: A potential solution for pore sealing [J].
Caluwaerts, R ;
Van Hove, M ;
Beyer, G ;
Hoofman, RJOM ;
Struyf, H ;
Verheyden, GJAM ;
Waeterloos, J ;
Tokei, Z ;
Iacopi, F ;
Carbonell, L ;
Le, QT ;
Das, A ;
Vos, I ;
Demuynck, S ;
Maex, K .
PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, :242-244
[10]   Plasma impacts to an O-SiC low-k barrier film [J].
Chen, W ;
Han, QY ;
Most, R ;
Waldfried, C ;
Escorcia, O ;
Berry, I .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2004, 151 (08) :F182-F188