共 58 条
[2]
AOKI H, 2001, INT EL DEV M IEDM, P4
[3]
Process optimisation and dual damascene integration of porous CVD SiOC dielectric at 2.4 and 2.2 k-values for 45 nm CMOS technology
[J].
PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE,
2004,
:202-204
[4]
Porous dielectric Dual Damascene Patterning issues for 65nm node : Can architecture bring a solution?
[J].
PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE,
2003,
:97-99
[5]
Atkins P.W., 1994, Physical Chemistry, V5th ed.
[6]
Atomic layer deposition of barriers for interconnect
[J].
PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE,
2002,
:288-291
[9]
Post patterning meso porosity creation: A potential solution for pore sealing
[J].
PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE,
2003,
:242-244