共 41 条
A low-power 10-bit CCP-based pipelined ADC using a multi-level variable current source MDAC and an ultra-low-power double-tail dynamic latch
被引:3
作者:
Firouzkouhi, Hossein
[1
]
Ashraf, Mohammadreza
[1
]
机构:
[1] Shahrood Univ Technol, Integrated Circuits Design Lab, Fac Elect & Robot Engn, Shahrood, Iran
关键词:
current-charge-pump (CCP);
high-accuracy multiplying-digital-to-analog conversion (MDAC);
low-power converter;
multilevel-variable-current-source (ML-VCS);
pipeline ADC;
ultralow-power dynamic comparator;
CHARGE-PUMP;
SAR ADC;
COMPARATOR;
CMOS;
CALIBRATION;
DESIGN;
D O I:
10.1002/cta.2938
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
In this paper, a low-power 10-bit 15-MS/s opamp-less pipelined analog-to-digital converter (ADC) has been proposed. The circuit is comprised of eight 1.5-bit/stage MDACs and a 2-bit backend flash ADC. Each 1.5-bit/stage structure comprises a CCP-based MDAC which uses a modified multilevel variable-current-source (ML-VCS) scheme. The modified ML-VCS CCP structure facilitates its usage in a pipeline ADC structure. Also, the proposed ML-VCS structure improves the speed behavior as well as the power consumption of a 1.5-bit/stage CCP-based MDAC structure. In order to further reduce power consumption, an ultra-low-power low-delay double-tail dynamic latch has been offered which features high-speed operation. The suggested ADC is simulated using 180-nm scaled CMOS technology with a 2-Vp-p differential full-scale input voltage. Hspice simulation results show that the ADC exhibits an SNDR of 60-dB, an ENOB of 9.67 bits, and the FOM of 0.546 PJ/Conv.step at a Nyquist-rate input frequency. According to the results, the proposed 10-bit ADC consumes only 6.7-mW under a 1.8-V supply voltage.
引用
收藏
页码:830 / 852
页数:23
相关论文