A Supply-Noise-Insensitive PLL in Monolithic Active Pixel Sensors

被引:2
|
作者
Sun, Quan [1 ,2 ]
Zhang, Youguang [2 ]
Hu-Guo, Christine [1 ]
Jaaskelainen, Kimmo [1 ]
Hu, Yann [1 ,3 ]
机构
[1] CNRS, ULP, UMR 7178, Inst Pluridisciplinaire Hubert Curien, F-67037 Strasbourg, France
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Hangzhou Dianzi Univ, Elect & Informat Coll, Hangzhou 310018, Zhejiang, Peoples R China
关键词
Jitter; PLL; power supply noise; JITTER;
D O I
10.1109/JSEN.2011.2104946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-performance CMOS charge pump supply-noise-insensitive phase-locked loop (SNI-PLL) for on-chip clock generation of Monolithic Active Pixel Sensors (MAPS) is presented. The SNI-PLL employs a voltage regulator which provides two stable power supplies to the charge pump and the voltage-controlled oscillator (VCO), respectively. The voltage regulator achieves a Power Supply Noise Rejection (PSNR) of -40 dB over the entire frequency spectrum by using virtual grounded cascode compensation technique. The presented SNI-PLL generates a 160 MHz clock with a Time Interval Error (TIE) of 0.062 UI (Unit Interval) from a 10 MHz reference clock in a noisy power supply environment. The circuit was fabricated with a 0.35 mu m standard CMOS process and occupies 0.38 mm(2) area. The power consumption of the SNI-PLL is about 15.2 mW at 160 MHz.
引用
收藏
页码:2212 / 2219
页数:8
相关论文
共 50 条
  • [21] Optimization of tracking performance of CMOS monolithic active pixel sensors
    Dulinski, W
    Besson, A
    Claus, G
    Colledani, C
    Deptuch, G
    Deveaux, M
    Gaycken, G
    Grandjean, D
    Himmi, A
    Hu, C
    Jaaskeleinen, K
    Valin, MSI
    Winter, M
    2004 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-7, 2004, : 1101 - 1105
  • [22] High Voltage Monolithic Active Pixel Sensors for the MOLLER experiment
    Niloy, Nafis
    Shefali, Mohammad Laheji
    Laheji, Mohammad
    Isaak, Kristofer
    Gericke, Michael
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2024, 1069
  • [23] Monolithic Active Pixel Sensors for high resolution vertex detectors
    Berst, JD
    Claus, G
    Colledani, C
    Deptuch, G
    Dulinski, W
    Goerlach, U
    Gornushkin, Y
    Husson, D
    Hu, Y
    Le Normand, JP
    Orazi, G
    Riester, JL
    Turchetta, R
    Winter, M
    PROCEEDINGS OF THE SIXTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 2000, 2000 (10): : 535 - 539
  • [25] Optimization of pipelined ADC architecture for monolithic active pixel sensors
    Dahoumane, M.
    Dzahini, D.
    Boubier, J.
    Lagorio, E.
    Rossetto, O.
    Hostachy, J-Y.
    Ghazlane, H.
    Dallet, D.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 665 - +
  • [26] Development of a serial link transmitter for monolithic active pixel sensors
    Zhou, W.
    Niu, X.
    Han, W.
    Li, X.
    Wang, Q.
    Zhao, C.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (01):
  • [27] Tracking performance and radiation tolerance of monolithic active pixel sensors
    Gornushkin, Y
    Deveaux, M
    Gay, A
    Himmi, A
    Hu, C
    Valin, I
    Winter, M
    Colledani, C
    Claus, G
    Deptuch, G
    Dulinski, W
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2003, 513 (1-2): : 291 - 295
  • [28] Monolithic active pixel sensors (MAPS) in a VLSI CMOS technology
    Turchetta, R
    French, M
    Manolopoulos, S
    Tyndel, M
    Allport, P
    Bates, R
    O'Shea, V
    Hall, G
    Raymond, M
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2003, 501 (01): : 251 - 259
  • [29] A supply noise insensitive PLL design through PWL behavioral modeling and simulation
    Lee, Chang-Hyeon
    McClellan, Kelly
    Choma Jr., John
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2002, 48 (12): : 1137 - 1144
  • [30] A novel low jitter PLL clock generator with supply noise insensitive design
    Lin, YJ
    Sheng, SM
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 259 - 261