High-speed and low-power electro-optical DSP coprocessor

被引:30
|
作者
Tamir, Dan E. [1 ]
Shaked, Natan T. [2 ]
Wilson, Peter J. [3 ]
Dolev, Shlomi [4 ]
机构
[1] Texas State Univ, Dept Comp Sci, San Marcos, TX 78666 USA
[2] Ben Gurion Univ Negev, Dept Elect & Comp Engn, IL-84105 Beer Sheva, Israel
[3] Kiva Design, Leander, TX 78641 USA
[4] Ben Gurion Univ Negev, Dept Comp Sci, IL-84105 Beer Sheva, Israel
关键词
INTERCONNECT; ARCHITECTURE; TECHNOLOGY;
D O I
10.1364/JOSAA.26.000A11
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
A fast, power-efficient electro-optical vector-by-matrix multiplier (VMM) architecture is presented. Careful design of an electrical unit supporting high-speed data transfer enables this architecture to overcome bottlenecks encountered by previous VMM architectures. Based on the proposed architecture, we present an electro-optical digital signal processing (DSP) coprocessor that can achieve a significant speedup of 2-3 orders of magnitude over existing DSP technologies and execute more than 16 teraflops. We show that it is feasible to implement the system using off-the-shelf components, analyze the performance of the architecture with respect to primitive DSP operations, and detail the use of the new architecture for several DSP applications. (C) 2009 Optical Society of America
引用
收藏
页码:A11 / A20
页数:10
相关论文
共 50 条
  • [31] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [32] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, 38 (10) : 83 - 87
  • [33] HIGH-SPEED LOW-POWER DARLINGTON ECL CIRCUIT
    CHUANG, CT
    CHIN, K
    LU, PF
    SHIN, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1374 - 1376
  • [34] Low-power design of high-speed A/D converters
    Kawahito, S
    Honda, K
    Furuta, M
    Kawai, N
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 468 - 478
  • [35] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE Transactions on Electronics, 2024, E107.C (06) : 153 - 154
  • [36] Special section on low-power and high-speed chips
    1600, Maruzen Co., Ltd. (E100C):
  • [37] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [38] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [39] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2021, 1 (06) : 213 - 214
  • [40] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2017, E100.C (03) : 221 - 222