Thermal stress analysis of the low-k layer in a flip-chip package

被引:10
|
作者
Wang, L. [1 ,2 ,3 ]
Xu, C. [2 ]
Lin, L. [1 ]
Yang, C. [1 ]
Wang, J. [1 ]
Xiao, F. [1 ]
Zhang, W. [2 ,3 ]
机构
[1] Fudan Univ, Dept Mat Sci, Shanghai 200433, Peoples R China
[2] Natl Ctr Adv Packaging, Bldg D1,200 Linghu Blvd, Wuxi 214135, Jiangsu, Peoples R China
[3] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Finite elements analysis; Reliability; Low-k layer; Chip package interaction; Dielectric crack;
D O I
10.1016/j.mee.2016.06.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The structural integrity on low-k layers is a major reliability concern on three-dimensional packaging technology. The low-k material used in dies has a reduced stiffness and adhesion strength to the barrier materials, which makes the back-end-of-line (BEOL) structure much more vulnerable to the externally applied thermal stress during the flip-chip packaging. This thermal stress can cause a serious impact on the reliability and yield of electronic components, and hence the stress optimization is required. This paper aims to create an equivalent thermal stress model to evaluate the stress conditions in different low-k layers generated during the assembly. The model has only one sub-model and is verified by the flip-chip assembly of a 40 nm technology node chip. It is shown that this thermal stress model has the potential to predict the stress variation tendency in the different BEOL layers and hence can be used for the chip packaging interaction study. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [21] Investigation of thermal-mechanical stress and chip-packaging-interaction issues in low-k chips
    Wang, L.
    Xu, C.
    Zhang, W.
    Lin, L.
    Wang, J.
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [22] An Adaptive Machine Learning Method Based on Finite Element Analysis for Ultra Low-k Chip Package Design
    Chu, Weishen
    Ho, Paul S.
    Li, Wei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (09): : 1435 - 1441
  • [23] Investigation Into Chemistry and Performance of No-Clean Flux in Fine Pitch Flip-Chip Package
    Wakeel, Saif
    Haseeb, A. S. M. A.
    Amalina, M. A.
    Hoon, Khoo Ly
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (01): : 155 - 167
  • [24] Effect of aluminum trace dimension on electro-migration failure in flip-chip package
    Liu, Peisheng
    Fan, Guangming
    Liu, Yahong
    Yang, Longlong
    Miao, Xiaoyong
    INTERNATIONAL JOURNAL OF MODERN PHYSICS B, 2017, 31 (07):
  • [25] Thermal cycling effects on eutectic flip-chip die on organic packages
    Sylvester, MF
    Banks, DR
    Le-Huu, D
    Kern, RW
    2000 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, 2000, 4217 : 438 - 443
  • [26] Reliability Evaluation of Board-Level Flip-Chip Package under Coupled Mechanical Compression and Thermal Cycling Test Conditions
    Shih, Meng-Kai
    Liu, Yu-Hao
    Lee, Calvin
    Hung, C. P.
    MATERIALS, 2023, 16 (12)
  • [27] Lead-Free Flip-Chip Packaging Affects on Ultralow-k Chip Delamination
    Chen, Kuo Ming
    Guu, Yunn Horng
    Lin, Tsung Shu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (12): : 1985 - 1991
  • [28] The Effect of BEOL Design Factors on the Thermal Reliability of Flip-Chip Chip-Scale Packaging
    Li, Dejian
    Li, Bofu
    Han, Shunfeng
    Li, Dameng
    Yang, Baobin
    Gong, Baoliang
    Zhang, Zhangzhang
    Yu, Chang
    Chen, Pei
    MICROMACHINES, 2025, 16 (02)
  • [29] Smart Packaging: A micro-sensor array integrated to a flip-chip package to investigate the effect of humidity in microelectronics package
    Quelennec, Aurore
    Fremont, Helene
    Shafique, Umar
    Drouin, Dominique
    Duchesne, Eric
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 513 - 519
  • [30] An Investigation into the Package and Printed Circuit Board Assembly Solutions of an Ultrathin Coreless Flip-Chip Substrate
    Chang, Jing-Yao
    Chaung, Tung-Han
    Chang, Tao-Chih
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (10) : 3855 - 3862