A Radiation-Hardened CMOS Full-Adder Based on Layout Selective Transistor Duplication

被引:16
作者
Azimi, Sarah [1 ]
De Sio, Corrado [1 ]
Sterpone, Luca [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, I-10138 Turin, Italy
关键词
Transistors; Logic gates; Transient analysis; Layout; Radiation hardening (electronics); Analytical models; Tools; Arithmetic circuit; fault tolerance; full-adder; radiation hardening; redundancy; single event transient (SET); FAULT-TOLERANCE; DESIGN; LOGIC;
D O I
10.1109/TVLSI.2021.3086897
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Single event transients (SETs) have become increasingly problematic for modern CMOS circuits due to the continuous scaling of feature sizes and higher operating frequencies. Especially when involving safety-critical or radiation-exposed applications, the circuits must be designed using hardening techniques. In this brief, we present a new radiation-hardened-by-design full-adder cell on 45-nm technology. The proposed design is hardened against transient errors by selective duplication of sensitive transistors based on a comprehensive radiation-sensitivity analysis. Experimental results show a 62% reduction in the SET sensitivity of the proposed design with respect to the unhardened one. Moreover, the proposed hardening technique leads to improvement in performance and power overhead and zero area overhead with respect to the state-of-the-art techniques applied to the unhardened full-adder cell.
引用
收藏
页码:1596 / 1600
页数:5
相关论文
共 15 条
[1]  
[Anonymous], 2012, P LATIN AM TEST WORK
[2]   Defect-tolerant N2-transistor structure for reliable nanoelectronic designs [J].
El-Maleh, A. H. ;
Al-Hashimi, B. M. ;
Melouki, A. ;
Khan, F. .
IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (06) :570-580
[3]   A generalized modular redundancy scheme for enhancing fault tolerance of combinational circuits [J].
El-Maleh, Aiman H. ;
Oughali, Feras Chikh .
MICROELECTRONICS RELIABILITY, 2014, 54 (01) :316-326
[4]   Single Event Transients in Digital CMOS-A Review [J].
Ferlet-Cavrois, Veronique ;
Massengill, Lloyd W. ;
Gouker, Pascale .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (03) :1767-1790
[5]   A Fault-Tolerant Technique Using Quadded Logic and Quadded Transistors [J].
Han, Jie ;
Leung, Eugene ;
Liu, Leibo ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) :1562-1566
[6]   High-Speed Hybrid-Logic Full Adder Using High-Performance 10-T XOR-XNOR Cell [J].
Kandpal, Jyoti ;
Tomar, Abhishek ;
Agarwal, Mayur ;
Sharma, K. K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (06) :1413-1422
[7]   Asymmetric transistor sizing targeting radiation-hardened circuits [J].
Lazzari, Cristiano ;
Wirth, Gilson ;
Kastensmidt, Fernanda Lima ;
Anghel, Lorena ;
da Luz Reis, Ricardo Augusto .
ELECTRICAL ENGINEERING, 2012, 94 (01) :11-18
[8]  
Lee HHK, 2010, INT RELIAB PHY SYM, P203, DOI 10.1109/IRPS.2010.5488829
[9]   DAD-FF: Hardening Designs by Delay-Adjustable D-Flip-Flop for Soft-Error-Rate Reduction [J].
Lin, Dave Y. -W. ;
Wen, Charles H. -P. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (04) :1030-1042
[10]   Evidence of Pulse Quenching in AND and OR Gates by Experimental Probing of Full Single-Event Transient Waveforms [J].
Mitrovic, Mladen ;
Hofbauer, Michael ;
Schneider-Hornstein, Kerstin ;
Goll, Bernhard ;
Voss, Kay-Obbe ;
Zimmermann, Horst .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (01) :382-390